124 resultados para VOLTERRA FILTERS
Resumo:
The power-handling capabilities of helical resonator filters for space applications are discussed. Emerging difficulties due to the multipaction effects are highlighted. A method is proposed to increase specified power handling without significantly sacrificing the size/quality factor. Experimental verification is attained by means of a fabricated prototype for which measured filter response and multipaction test results are obtained and presented.
Resumo:
The purpose of this paper is to review recent developments in the design and fabrication of Frequency Selective Surfaces (FSS) which operate above 300 GHz. These structures act as free space electromagnetic filters and as such provide passive remote sensing instruments with multispectral capability by separating the scene radiation into separate frequency channels. Significant advances in computational electromagnetics, precision micromachining technology and metrology have been employed to create state of the art FSS which enable high sensitivity receivers to detect weak molecular emissions at THz wavelengths. This new class of quasi-optical filter exhibits an insertion loss
Resumo:
Novel V-band substrate integrated waveguide (SIW) filters have been presented. Design procedures for the filters synthesis and mechanisms providing quasi-elliptic response have been explained. The insertion loss of the filters has been measured below 2 dB with microstrip-to-SIW transitions being included.
Resumo:
A new inline coupling topology for narrowband helical resonator filters is proposed that allows to introduce selectively located transmission zeros (TZs) in the stopband. We show that a pair of helical resonators arranged in an interdigital configuration can realize a large range of in-band coupling coefficient values and also selectively position a TZ in the stopband. The proposed technique dispenses the need for auxiliary elements, so that the size, complexity, power handling and insertion loss of the filter are not compromised. A second order prototype filter with dimensions of the order of 0.05 lambda, power handling capability up to 90 W, measured insertion loss of 0.18 dB and improved selectivity is presented.
Resumo:
In this paper, a novel framework for visual tracking of human body parts is introduced. The approach presented demonstrates the feasibility of recovering human poses with data from a single uncalibrated camera by using a limb-tracking system based on a 2-D articulated model and a double-tracking strategy. Its key contribution is that the 2-D model is only constrained by biomechanical knowledge about human bipedal motion, instead of relying on constraints that are linked to a specific activity or camera view. These characteristics make our approach suitable for real visual surveillance applications. Experiments on a set of indoor and outdoor sequences demonstrate the effectiveness of our method on tracking human lower body parts. Moreover, a detail comparison with current tracking methods is presented.
Resumo:
We determine the cyclic behaviour of Volterra composition operators, which are defined as $(V_\phif)(x) =\int_0^{\phi(x)}f(t) dt$, $f ? L^p[0, 1]$, 1\leq p <\infty$,
where $?$ is a measurable self-map of [0, 1]. The cyclic behaviour of $V_\phi$ is essentially determined by the behaviour of the inducing symbol $\phi$ at 0 and at 1. As a particular result, we provide new examples of quasinilpotent supercyclic operators, which extend and complement previous ones of Hector Salas.
Resumo:
Whilst conventional bit level pipelining introduces an m cycle delay, it does allow m separate computations to be processed at throughput rates comparable to that using word level systolic arrays. We concentrate on exploiting this delay and describe a systematic method for the design of high performance multiplexed IIR filters. Two multiply and accumulate structures are identified based on shift-and-add and carry-save data organisations which can be used as building blocks in the design of IIR filters. By replacing the word level multiply and accumulate units in word level systolic structures with their equivalent bit level circuits and introducing latches to ensure correct timing, numerous architectures can be designed that process multiplexed data directly without any additional circuit overhead.
Resumo:
A novel bit-level systolic array architecture for implementing first-order IIR filter sections is presented. A latency of only two clock cycles is achieved by using a radix-4 redundant number representation, performing the recursive computation most-significant-digit first, and feeding back each digit of the result as soon as it is available.
Resumo:
A novel bit-level systolic array architecture for implementing bit-parallel IIR filter sections is presented. The authors have shown previously how the fundamental obstacle of pipeline latency in recursive structures can be overcome by the use of redundant arithmetic in combination with bit-level feedback. These ideas are extended by optimizing the degree of redundancy used in different parts of the circuit and combining redundant circuit techniques with those of conventional arithmetic. The resultant architecture offers significant improvements in hardware complexity and throughput rate.
Resumo:
A systematic design methodology is described for the rapid derivation of VLSI architectures for implementing high performance recursive digital filters, particularly ones based on most significant digit (msd) first arithmetic. The method has been derived by undertaking theoretical investigations of msd first multiply-accumulate algorithms and by deriving important relationships governing the dependencies between circuit latency, levels of pipe-lining and the range and number representations of filter operands. The techniques described are general and can be applied to both bit parallel and bit serial circuits, including those based on on-line arithmetic. The method is illustrated by applying it to the design of a number of highly pipelined bit parallel IIR and wave digital filter circuits. It is shown that established architectures, which were previously designed using heuristic techniques, can be derived directly from the equations described.