Systolic array architectures for parameterised multiplexed IIR filters


Autoria(s): Woods, R.F.; McGovern, B.P.; McCanny, J.V.
Data(s)

01/01/1990

Resumo

Whilst conventional bit level pipelining introduces an m cycle delay, it does allow m separate computations to be processed at throughput rates comparable to that using word level systolic arrays. We concentrate on exploiting this delay and describe a systematic method for the design of high performance multiplexed IIR filters. Two multiply and accumulate structures are identified based on shift-and-add and carry-save data organisations which can be used as building blocks in the design of IIR filters. By replacing the word level multiply and accumulate units in word level systolic structures with their equivalent bit level circuits and introducing latches to ensure correct timing, numerous architectures can be designed that process multiplexed data directly without any additional circuit overhead.

Identificador

http://pure.qub.ac.uk/portal/en/publications/systolic-array-architectures-for-parameterised-multiplexed-iir-filters(8c496f72-852e-44f8-a837-f4fb9123d863).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0025545573&md5=4659d7551ed4e1e4e5afe622c8224844

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Woods , R F , McGovern , B P & McCanny , J V 1990 , ' Systolic array architectures for parameterised multiplexed IIR filters ' IEE Colloquium (Digest) , no. 95 .

Tipo

article