999 resultados para SiC substrate


Relevância:

100.00% 100.00%

Publicador:

Resumo:

Single crystal platelets of AlN were successfully grown on 6H-SiC(0001) by a novel technique designed to suppress SiC decomposition, promote two-dimensional growth, and eliminate cracking in the AlN. X-ray diffractometry and synchrotron white beam X-ray topography demonstrate that the final AlN single crystal is of high structural quality.

Relevância:

80.00% 80.00%

Publicador:

Resumo:

Substrate-induced coagulation (SIC) is a coating process based on self-assembly for coating different surfaces with fine particulate materials. The particles are dispersed in a suitable solvent and the stability of the dispersion is adjusted by additives. When a surface, pre-treated with a flocculant e.g. a polyelectrolyte, is dipped into the dispersion, it induces coagulation resulting in the deposition of the particles on the surface. A non-aqueous SIC process for carbon coating is presented, which can be performed in polar, aprotic solvents such as N-Methyl-2- pyrrolidinone (NMP). Polyvinylalcohol (PVA) is used to condition the surface of substrates such as mica, copperfoil, silicon-wafers and lithiumcobalt oxide powder, a cathode material used for Li-ion batteries. The subsequent SIC carbon coating produces uniform layers on the substrates and causes the conductivity of lithiumcobalt oxide to increase drastically, while retaining a high percentage of active battery material.

Relevância:

70.00% 70.00%

Publicador:

Resumo:

A nanostructured Schottky diode was fabricated to sense hydrogen and propene gases in the concentration range of 0.06% to 1%. The ZnO sensitive layer was deposited on SiC substrate by pulse laser deposition technique. Scanning electron microscopy and X-ray diffraction characterisations revealed presence of wurtzite structured ZnO nanograins grown in the direction of (002) and (004). The nanostructured diode was investigated at optimum operating temperature of 260 °C. At a constant reverse current of 1 mA, the voltage shifts towards 1% hydrogen and 1% propene were measured as 173.3 mV and 191.8 mV, respectively.

Relevância:

70.00% 70.00%

Publicador:

Resumo:

在4H-SiC基底上设计并制备了Al2O3/SiO2紫外双层减反射膜,通过扫描电镜(SEM)和实测反射率谱来验证理论设计的正确性。利用编程计算得到Al2O3和SiO2的最优物理膜厚分别为42.0nm和96.1nm以及参考波长λ=280nm处最小反射率为0.09%。由误差分析可知,实际镀膜时保持双层膜厚度之和与理论值一致有利于降低膜系反射率。实验中应当准确控制SiO2折射率并使Al2O3折射率接近1.715。用电子束蒸发法在4H-SiC基底上淀积Al2O3/SiO2双层膜,厚度分别为42nm和96nm。SEM截面图表明淀积的薄膜和基底间具有较强的附着力。实测反射率极小值为0.33%,对应λ=276nm,与理论结果吻合较好。与传统SiO2单层膜相比,Al2O3/SiO2双层膜具有反射率小,波长选择性好等优点,从而论证了其在4H-SiC基紫外光电器件减反射膜上具有较好的应用前景。

Relevância:

70.00% 70.00%

Publicador:

Resumo:

Al2O3/SiO2 films have been deposited as UV antireflection coatings on 4H-SiC by electron-beam evaporation and characterized by reflection spectrum, scanning electron microscopy (SEM) and X-ray photoelectron spectroscopy (XPS). The reflectance of the Al2O3/SiO2 films is 0.33% and 10 times lower than that of a thermally grown SiO2 single layer at 276 nm. The films are amorphous in microstructure and characterize good adhesion to 4H-SiC substrate. XPS results indicate an abrupt interface between evaporated SiO2 and 4H-SiC substrate free of Si-suboxides. These results make the possibility for 4H-SiC based high performance UV optoelectronic devices with Al2O3/SiO2 films as antireflection coatings. (C) 2007 Elsevier B.V. All rights reserved.

Relevância:

70.00% 70.00%

Publicador:

Resumo:

Optimized AlGaN/AlN/GaN high electron mobility transistors (HEMTs) structures were grown on 2-in semi-insulating (SI) 6H-SiC substrate by metal-organic chemical vapor deposition (MOCVD). The 2-in. HEMT wafer exhibited a low average sheet resistance of 305.3 Omega/sq with a uniformity of 3.85%. The fabricated large periphery device with a dimension of 0.35 pm x 2 nun demonstrated high performance, with a maximum DC current density of 1360 mA/mm, a transconductance of 460 mS/mm, a breakdown voltage larger than 80 V, a current gain cut-off frequency of 24 GHz and a maximum oscillation frequency of 34 GHz. Under the condition of continuous-wave (CW) at 9 GHz, the device achieved 18.1 W output power with a power density of 9.05 W/mm and power-added-efficiency (PAE) of 36.4%. While the corresponding results of pulse condition at 8 GHz are 22.4 W output power with 11.2 W/mm power density and 45.3% PAE. These are the state-of-the-art power performance ever reported for this physical dimension of GaN HEMTs based on SiC substrate at 8 GHz. (c) 2008 Elsevier Ltd. All rights reserved.

Relevância:

70.00% 70.00%

Publicador:

Resumo:

Homoepitaxial growth of SiC on a Si-face (0 0 0 1) GH-SIC substrate has been performed in a modified gas-source molecular beam epitaxy system with Si2H6 and C2H4 at temperatures ranging 1000 1450 degreesC while keeping a constant SiC ratio (0.7) in the gas phase. X-ray diffraction patterns, Raman scattering measurements. and low-temperature photoluminescence spectra showed single-crystalline SiC. Mesa-type SiC p-n junctions were obtained on these epitaxial layers, and their I-V characteristics are presented. (C) 2001 Elsevier Science B.V. All rights reserved.

Relevância:

70.00% 70.00%

Publicador:

Resumo:

Homoepitaxial growth of SiC on a Si-face (0 0 0 1) GH-SIC substrate has been performed in a modified gas-source molecular beam epitaxy system with Si2H6 and C2H4 at temperatures ranging 1000 1450 degreesC while keeping a constant SiC ratio (0.7) in the gas phase. X-ray diffraction patterns, Raman scattering measurements. and low-temperature photoluminescence spectra showed single-crystalline SiC. Mesa-type SiC p-n junctions were obtained on these epitaxial layers, and their I-V characteristics are presented. (C) 2001 Elsevier Science B.V. All rights reserved.

Relevância:

60.00% 60.00%

Publicador:

Resumo:

Optimized AlGaN/AlN/GaN high electron mobility transistor (HEMT) with high mobility GaN channel layer structures were grown on 2-in. diameter semi-insulating 6H-SiC substrates by MOCVD. The 2-in. diameter GaN HEMT wafer exhibited a low average sheet resistance of 261.9 Omega/square, with the resistance un-uniformity as low as 2.23%. Atomic force microscopy measurements revealed a smooth AlGaN surface whose root-mean-square roughness is 0.281 nm for a scan area of 5 x 5 mu m. For the single-cell HEMTs device of 2.5-mm gate width fabricated using the materials, a maximum drain current density of 1.31 A/mm, an extrinsic transconductance of 450 mS/mm, a current gain cutoff frequency of 24 GHz and a maximum frequency of oscillation 54 GHz were achieved. The four-cell internally-matched GaN HEMTs device with 10-mm total gate width demonstrated a very high output power of 45.2 W at 8 GHz under the condition of continuous-wave (CW), with a power added efficiency of 32.0% and power gain of 6.2 dB. To our best knowledge, the achieved output power of internally-matched devices are the state-of-the-art result ever reported for X-band GaN-based HEMTs. Crown Copyright (C) 2009 Published by Elsevier Ltd. All rights reserved.

Relevância:

60.00% 60.00%

Publicador:

Resumo:

The thesis entitled "Sol-Gel Alumina Nano Composites for Functional Applications" investigate sol-gel methods of synthesis of alumina nanocomposites special reference to alumina-aluminium titanate and alumina-lanthanum phosphate composites. The functional properties such as thermal expansion coefficient and thermal shock resistance, machinability of composites as well as thermal protection are highlighted in addition to novel approach in synthesis of composites.A general introduction of alumina matrix composites materials, followed by brief coverage of alumina-aluminium titanate and alumina-lanthanum phosphate composites is highlight of the first chapter. The second chapter deals with the sol-gel synthesis of aluminium titanate and alumina-aluminium titanate composite. The synthesis of machinable substrate, based on alumina and lanthanum phosphate forms the basis of the third chapter. The fourth chapter describes the sol-gel coating of mullite on SiC substrate for the possible gas filtration application.

Relevância:

60.00% 60.00%

Publicador:

Resumo:

Los transistores de alta movilidad electrónica basados en GaN han sido objeto de una extensa investigación ya que tanto el GaN como sus aleaciones presentan unas excelentes propiedades eléctricas (alta movilidad, elevada concentración de portadores y campo eléctrico crítico alto). Aunque recientemente se han incluido en algunas aplicaciones comerciales, su expansión en el mercado está condicionada a la mejora de varios asuntos relacionados con su rendimiento y habilidad. Durante esta tesis se han abordado algunos de estos aspectos relevantes; por ejemplo, la fabricación de enhancement mode HEMTs, su funcionamiento a alta temperatura, el auto calentamiento y el atrapamiento de carga. Los HEMTs normalmente apagado o enhancement mode han atraído la atención de la comunidad científica dedicada al desarrollo de circuitos amplificadores y conmutadores de potencia, ya que su utilización disminuiría significativamente el consumo de potencia; además de requerir solamente una tensión de alimentación negativa, y reducir la complejidad del circuito y su coste. Durante esta tesis se han evaluado varias técnicas utilizadas para la fabricación de estos dispositivos: el ataque húmedo para conseguir el gate-recess en heterostructuras de InAl(Ga)N/GaN; y tratamientos basados en flúor (plasma CF4 e implantación de F) de la zona debajo de la puerta. Se han llevado a cabo ataques húmedos en heteroestructuras de InAl(Ga)N crecidas sobre sustratos de Si, SiC y zafiro. El ataque completo de la barrera se consiguió únicamente en las muestras con sustrato de Si. Por lo tanto, se puede deducir que la velocidad de ataque depende de la densidad de dislocaciones presentes en la estructura, ya que el Si presenta un peor ajuste del parámetro de red con el GaN. En relación a los tratamientos basados en flúor, se ha comprobado que es necesario realizar un recocido térmico después de la fabricación de la puerta para recuperar la heteroestructura de los daños causados durante dichos tratamientos. Además, el estudio de la evolución de la tensión umbral con el tiempo de recocido ha demostrado que en los HEMTs tratados con plasma ésta tiende a valores más negativos al aumentar el tiempo de recocido. Por el contrario, la tensión umbral de los HEMTs implantados se desplaza hacia valores más positivos, lo cual se atribuye a la introducción de iones de flúor a niveles más profundos de la heterostructura. Los transistores fabricados con plasma presentaron mejor funcionamiento en DC a temperatura ambiente que los implantados. Su estudio a alta temperatura ha revelado una reducción del funcionamiento de todos los dispositivos con la temperatura. Los valores iniciales de corriente de drenador y de transconductancia medidos a temperatura ambiente se recuperaron después del ciclo térmico, por lo que se deduce que dichos efectos térmicos son reversibles. Se han estudiado varios aspectos relacionados con el funcionamiento de los HEMTs a diferentes temperaturas. En primer lugar, se han evaluado las prestaciones de dispositivos de AlGaN/GaN sobre sustrato de Si con diferentes caps: GaN, in situ SiN e in situ SiN/GaN, desde 25 K hasta 550 K. Los transistores con in situ SiN presentaron los valores más altos de corriente drenador, transconductancia, y los valores más bajos de resistencia-ON, así como las mejores características en corte. Además, se ha confirmado que dichos dispositivos presentan gran robustez frente al estrés térmico. En segundo lugar, se ha estudiado el funcionamiento de transistores de InAlN/GaN con diferentes diseños y geometrías. Dichos dispositivos presentaron una reducción casi lineal de los parámetros en DC en el rango de temperaturas de 25°C hasta 225°C. Esto se debe principalmente a la dependencia térmica de la movilidad electrónica, y también a la reducción de la drift velocity con la temperatura. Además, los transistores con mayores longitudes de puerta mostraron una mayor reducción de su funcionamiento, lo cual se atribuye a que la drift velocity disminuye más considerablemente con la temperatura cuando el campo eléctrico es pequeño. De manera similar, al aumentar la distancia entre la puerta y el drenador, el funcionamiento del HEMT presentó una mayor reducción con la temperatura. Por lo tanto, se puede deducir que la degradación del funcionamiento de los HEMTs causada por el aumento de la temperatura depende tanto de la longitud de la puerta como de la distancia entre la puerta y el drenador. Por otra parte, la alta densidad de potencia generada en la región activa de estos transistores conlleva el auto calentamiento de los mismos por efecto Joule, lo cual puede degradar su funcionamiento y Habilidad. Durante esta tesis se ha desarrollado un simple método para la determinación de la temperatura del canal basado en medidas eléctricas. La aplicación de dicha técnica junto con la realización de simulaciones electrotérmicas han posibilitado el estudio de varios aspectos relacionados con el autocalentamiento. Por ejemplo, se han evaluado sus efectos en dispositivos sobre Si, SiC, y zafiro. Los transistores sobre SiC han mostrado menores efectos gracias a la mayor conductividad térmica del SiC, lo cual confirma el papel clave que desempeña el sustrato en el autocalentamiento. Se ha observado que la geometría del dispositivo tiene cierta influencia en dichos efectos, destacando que la distribución del calor generado en la zona del canal depende de la distancia entre la puerta y el drenador. Además, se ha demostrado que la temperatura ambiente tiene un considerable impacto en el autocalentamiento, lo que se atribuye principalmente a la dependencia térmica de la conductividad térmica de las capas y sustrato que forman la heterostructura. Por último, se han realizado numerosas medidas en pulsado para estudiar el atrapamiento de carga en HEMTs sobre sustratos de SiC con barreras de AlGaN y de InAlN. Los resultados obtenidos en los transistores con barrera de AlGaN han presentado una disminución de la corriente de drenador y de la transconductancia sin mostrar un cambio en la tensión umbral. Por lo tanto, se puede deducir que la posible localización de las trampas es la región de acceso entre la puerta y el drenador. Por el contrario, la reducción de la corriente de drenador observada en los dispositivos con barrera de InAlN llevaba asociado un cambio significativo en la tensión umbral, lo que implica la existencia de trampas situadas en la zona debajo de la puerta. Además, el significativo aumento del valor de la resistencia-ON y la degradación de la transconductancia revelan la presencia de trampas en la zona de acceso entre la puerta y el drenador. La evaluación de los efectos del atrapamiento de carga en dispositivos con diferentes geometrías ha demostrado que dichos efectos son menos notables en aquellos transistores con mayor longitud de puerta o mayor distancia entre puerta y drenador. Esta dependencia con la geometría se puede explicar considerando que la longitud y densidad de trampas de la puerta virtual son independientes de las dimensiones del dispositivo. Finalmente se puede deducir que para conseguir el diseño óptimo durante la fase de diseño no sólo hay que tener en cuenta la aplicación final sino también la influencia que tiene la geometría en los diferentes aspectos estudiados (funcionamiento a alta temperatura, autocalentamiento, y atrapamiento de carga). ABSTRACT GaN-based high electron mobility transistors have been under extensive research due to the excellent electrical properties of GaN and its related alloys (high carrier concentration, high mobility, and high critical electric field). Although these devices have been recently included in commercial applications, some performance and reliability issues need to be addressed for their expansion in the market. Some of these relevant aspects have been studied during this thesis; for instance, the fabrication of enhancement mode HEMTs, the device performance at high temperature, the self-heating and the charge trapping. Enhancement mode HEMTs have become more attractive mainly because their use leads to a significant reduction of the power consumption during the stand-by state. Moreover, they enable the fabrication of simpler power amplifier circuits and high-power switches because they allow the elimination of negativepolarity voltage supply, reducing significantly the circuit complexity and system cost. In this thesis, different techniques for the fabrication of these devices have been assessed: wet-etching for achieving the gate-recess in InAl(Ga)N/GaN devices and two different fluorine-based treatments (CF4 plasma and F implantation). Regarding the wet-etching, experiments have been carried out in InAl(Ga)N/GaN grown on different substrates: Si, sapphire, and SiC. The total recess of the barrier was achieved after 3 min of etching in devices grown on Si substrate. This suggests that the etch rate can critically depend on the dislocations present in the structure, since the Si exhibits the highest mismatch to GaN. Concerning the fluorine-based treatments, a post-gate thermal annealing was required to recover the damages caused to the structure during the fluorine-treatments. The study of the threshold voltage as a function of this annealing time has revealed that in the case of the plasma-treated devices it become more negative with the time increase. On the contrary, the threshold voltage of implanted HEMTs showed a positive shift when the annealing time was increased, which is attributed to the deep F implantation profile. Plasma-treated HEMTs have exhibited better DC performance at room temperature than the implanted devices. Their study at high temperature has revealed that their performance decreases with temperature. The initial performance measured at room temperature was recovered after the thermal cycle regardless of the fluorine treatment; therefore, the thermal effects were reversible. Thermal issues related to the device performance at different temperature have been addressed. Firstly, AlGaN/GaN HEMTs grown on Si substrate with different cap layers: GaN, in situ SiN, or in situ SiN/GaN, have been assessed from 25 K to 550 K. In situ SiN cap layer has been demonstrated to improve the device performance since HEMTs with this cap layer have exhibited the highest drain current and transconductance values, the lowest on-resistance, as well as the best off-state characteristics. Moreover, the evaluation of thermal stress impact on the device performance has confirmed the robustness of devices with in situ cap. Secondly, the high temperature performance of InAlN/GaN HEMTs with different layouts and geometries have been assessed. The devices under study have exhibited an almost linear reduction of the main DC parameters operating in a temperature range from room temperature to 225°C. This was mainly due to the thermal dependence of the electron mobility, and secondly to the drift velocity decrease with temperature. Moreover, HEMTs with large gate length values have exhibited a great reduction of the device performance. This was attributed to the greater decrease of the drift velocity for low electric fields. Similarly, the increase of the gate-to-drain distance led to a greater reduction of drain current and transconductance values. Therefore, this thermal performance degradation has been found to be dependent on both the gate length and the gate-to-drain distance. It was observed that the very high power density in the active region of these transistors leads to Joule self-heating, resulting in an increase of the device temperature, which can degrade the device performance and reliability. A simple electrical method have been developed during this work to determine the channel temperature. Furthermore, the application of this technique together with the performance of electro-thermal simulations have enabled the evaluation of different aspects related to the self-heating. For instance, the influence of the substrate have been confirmed by the study of devices grown on Si, SiC, and Sapphire. HEMTs grown on SiC substrate have been confirmed to exhibit the lowest self-heating effects thanks to its highest thermal conductivity. In addition to this, the distribution of the generated heat in the channel has been demonstrated to be dependent on the gate-to-drain distance. Besides the substrate and the geometry of the device, the ambient temperature has also been found to be relevant for the self-heating effects, mainly due to the temperature-dependent thermal conductivity of the layers and the substrate. Trapping effects have been evaluated by means of pulsed measurements in AlGaN and InAIN barrier devices. AlGaN barrier HEMTs have exhibited a de crease in drain current and transconductance without measurable threshold voltage change, suggesting the location of the traps in the gate-to-drain access region. On the contrary, InAIN barrier devices have showed a drain current associated with a positive shift of threshold voltage, which indicated that the traps were possibly located under the gate region. Moreover, a significant increase of the ON-resistance as well as a transconductance reduction were observed, revealing the presence of traps on the gate-drain access region. On the other hand, the assessment of devices with different geometries have demonstrated that the trapping effects are more noticeable in devices with either short gate length or the gate-to-drain distance. This can be attributed to the fact that the length and the trap density of the virtual gate are independent on the device geometry. Finally, it can be deduced that besides the final application requirements, the influence of the device geometry on the performance at high temperature, on the self-heating, as well as on the trapping effects need to be taken into account during the device design stage to achieve the optimal layout.

Relevância:

40.00% 40.00%

Publicador:

Resumo:

A simple, effective, and innovative approach based on ion-assisted self-organization is proposed to synthesize size-selected Si quantum dots (QDs) on SiC substrates at low substrate temperatures. Using hybrid numerical simulations, the formation of Si QDs through a self-organization approach is investigated by taking into account two distinct cases of Si QD formation using the ionization energy approximation theory, which considers ionized in-fluxes containing Si3+ and Si1+ ions in the presence of a microscopic nonuniform electric field induced by a variable surface bias. The results show that the highest percentage of the surface coverage by 1 and 2 nm size-selected QDs was achieved using a bias of -20 V and ions in the lowest charge state, namely, Si1+ ions in a low substrate temperature range (227-327 °C). As low substrate temperatures (≤500 °C) are desirable from a technological point of view, because (i) low-temperature deposition techniques are compatible with current thin-film Si-based solar cell fabrication and (ii) high processing temperatures can frequently cause damage to other components in electronic devices and destroy the tandem structure of Si QD-based third-generation solar cells, our results are highly relevant to the development of the third-generation all-Si tandem photovoltaic solar cells.

Relevância:

40.00% 40.00%

Publicador:

Resumo:

We report on the comparative studies of epitaxial SiC films grown on silicon-on-insulator (SOI) and Si bulk substrates. The silicon-over-layer (SOL) on the SOI has been thinned down to different thicknesses, with the thinnest about 10 nm. It has been found that the full-width-at-half-maxim in the X-ray diffraction spectrum from the SiC films decreases as the SOL thickness decreases, indicating improved quality of the SiC film. A similar trend has also been found in the Raman spectrum. One of the potential explanations for the observation is strain accommodation by the ultra-thin SOI substrate. (c) 2005 Elsevier B.V. All rights reserved.

Relevância:

40.00% 40.00%

Publicador:

Resumo:

The hydrogen-implanted Si substrate has been used for the fabrication of the "compliant substrate", which can accommodate the mismatch strain during the heteroepitaxy. The compliance of the substrate can be modulated by the energy and dose of implanted hydrogen. In addition, the defects caused by implantation act as the gettering center for the internal gettering of the harmful metallic impurities. Compared with SiC films growth on substrate without implantation. all the measurements indicated that the mismatch strains in the SiC films grown on this substrate have been released and the crystalline qualities have been improved. It is a practical technique used for the compliant substrate fabrication and compatible with the semiconductor industry. (C) 2003 Elsevier B.V. All rights reserved.

Relevância:

40.00% 40.00%

Publicador:

Resumo:

Using AlN as a buffer layer, 3C-SiC film has been grown on Si substrate by low pressure chemical vapor deposition (LPCVD). Firstly growth of AlN thin films on Si substrates under varied V/III ratios at 1100 degrees was investigated and the (002) preferred orientational growth with good crystallinity was obtained at the V/III ratio of 10000. Annealing at 1300 degrees C indicated the surface morphology and crystallinity stability of AlN film. Secondly the 3C-SiC film was grown on Si substrate with AlN buffer layer. Compared to that without AlN buffer layer, the crystal quality of the 3C-SiC film was improved on the AlN/Si substrate, characterized by X-ray diffraction (XRD) and Raman measurements.