134 resultados para Woods-Gerry Gallery


Relevância:

10.00% 10.00%

Publicador:

Resumo:

A key issue in the design of next generation Internet routers and switches will be provision of traffic manager (TM) functionality in the datapaths of their high speed switching fabrics. A new architecture that allows dynamic deployment of different TM functions is presented. By considering the processing requirements of operations such as policing and congestion, queuing, shaping and scheduling, a solution has been derived that is scalable with a consistent programmable interface. Programmability is achieved using a function computation unit which determines the action (e.g. drop, queue, remark, forward) based on the packet attribute information and a memory storage part. Results of a Xilinx Virtex-5 FPGA reference design are presented.

Relevância:

10.00% 10.00%

Publicador:

Resumo:

A power and resource efficient ‘dynamic-range utilisation’ technique to increase operational capacity of DSP IP cores by exploiting redundancy in the data epresentation of sampled analogue input data, is presented. By cleverly partitioning dynamic-range into separable processing threads, several data streams are computed concurrently on the same hardware. Unlike existing techniques which act solely to reduce power consumption due to sign extension, here the dynamic range is exploited to increase operational capacity while still achieving reduced power consumption. This extends an existing system-level, power efficient framework for the design of low power DSP IP cores, which when applied to the design of an FFT IP core in a digital receiver system gives an architecture requiring 50% fewer multipliers, 12% fewer slices and 51%-56% less power.

Relevância:

10.00% 10.00%

Publicador:

Resumo:

Exploiting the underutilisation of variable-length DSP algorithms during normal operation is vital, when seeking to maximise the achievable functionality of an application within peak power budget. A system level, low power design methodology for FPGA-based, variable length DSP IP cores is presented. Algorithmic commonality is identified and resources mapped with a configurable datapath, to increase achievable functionality. It is applied to a digital receiver application where a 100% increase in operational capacity is achieved in certain modes without significant power or area budget increases. Measured results show resulting architectures requires 19% less peak power, 33% fewer multipliers and 12% fewer slices than existing architectures.

Relevância:

10.00% 10.00%

Publicador:

Resumo:

Generation of hardware architectures directly from dataflow representations is increasingly being considered as research moves toward system level design methodologies. Creation of networks of IP cores to implement actor functionality is a common approach to the problem, but often the memory sub-systems produced using these techniques are inefficiently utilised. This paper explores some of the issues in terms of memory organisation and accesses when developing systems from these high level representations. Using a template matching design study, challenges such as modelling memory reuse and minimising buffer requirements are examined, yielding results with significantly less memory requirements and costly off-chip memory accesses.

Relevância:

10.00% 10.00%

Publicador:

Resumo:

This article provides an overview of the literature on the impact of ‘the Troubles’ on mental health in Nor thern Ireland. It identifies three main phases of professional and policy response from concerns about the effects of the violence in the early 1970s, through many years of collective denial and neglect, until acknowledgment, following the Good Friday Agreement in 1998 (Nor thern Ireland Office, 1998), of high levels of trauma and unmet need. The issues of inequality and stigma are also considered and it is argued that peace is necessary but insufficient for promoting mental health. The development of mental health services in Nor thern Ireland and the relatively recent focus on promoting mental health are also outlined and examined. It is suggested that attempts to address the needs arising as a result of ‘the Troubles’ and more general mental health promotion strategies have, to some extent, developed in parallel and that it may be impor tant to integrate these effor ts. The relative under-development of mental health services, the comprehensive Bamford Review of Mental Health and Learning Disability (2005; 2006) and the positive approach of the Public Health Agency mean that, even in the current economic climate, there are great oppor tunities for progress. Routine screening, in primary care and mental health services for trauma, including Troubles-related trauma, is recommended to identify and address these issues on an individual level. It is also argued, however, that more substantial political change is needed to effectively address societal division, inequality and stigma to the benefit of all.

Relevância:

10.00% 10.00%

Publicador:

Relevância:

10.00% 10.00%

Publicador:

Resumo:

Hardware synthesis from dataflow graphs of signal processing systems is a growing research area as focus shifts to high level design methodologies. For data intensive systems, dataflow based synthesis can lead to an inefficient usage of memory due to the restrictive nature of synchronous dataflow and its inability to easily model data reuse. This paper explores how dataflow graph changes can be used to drive both the on-chip and off-chip memory organisation and how these memory architectures can be mapped to a hardware implementation. By exploiting the data reuse inherent to many image processing algorithms and by creating memory hierarchies, off-chip memory bandwidth can be reduced by a factor of a thousand from the original dataflow graph level specification of a motion estimation algorithm, with a minimal increase in memory size. This analysis is verified using results gathered from implementation of the motion estimation algorithm on a Xilinx Virtex-4 FPGA, where the delay between the memories and processing elements drops from 14.2 ns down to 1.878 ns through the refinement of the memory architecture. Care must be taken when modeling these algorithms however, as inefficiencies in these models can be easily translated into overuse of hardware resources.

Relevância:

10.00% 10.00%

Publicador: