188 resultados para Silica-on-silicon
Resumo:
The crystal quality of 0.3-μm-thick as-grown epitaxial silicon-on-sapphire (SOS) was improved using solid-phase epitaxy (SPE) by implantation with silicon to 1015 ions/cm2 at 175 keV and rapid annealing using electron-beam heating, n-channel and p-channel transistormobilities increased by 31 and 19 percent, respectively, and a reduction in ring-oscillator stage delay confirmed that crystal defects near the upper silicon surface had been removed. Leakage in n-channel transistors was not significantly affected by the regrowth process but for p-channel transistors back-channel leakage was considerably greater than for the control devices. This is attributed to aluminum released by damage to the sapphire during silicon implantation. © 1985 IEEE
Resumo:
The rate and direction of regrowth of amorphous layers, created by self-implantation, in silicon-on-sapphire (SOS) have been studied using time resolved reflectivity (TRR) experiments performed simultaneously at two wavelengths. Regrowth of an amorphous layer towards the surface was observed in specimens implanted with 3 multiplied by (times) 10**1**5Si** plus /cm**2 at 50keV and regrowth of a buried amorphous layer, from a surface seed towards the sapphire, was observed in specimens implanted with 1 multiplied by (times) 10**1**5Si** plus /cm**2 at 175keV. Rapid isothermal heating to regrow the layers was performed in an electron beam annealing system. The combination of 514. 5nm and 632. 8nm wavelengths was found to be particularly useful for TRR studies since the high absorption in amorphous silicon, at the shorter wavelength, means that the TRR trace is not complicated by reflection from the silicon-sapphire interface until regrowth is nearly complete.
Resumo:
This paper outlines the development of the electron beam recrystallization approach to the formation of silicon-on-insulator layers. The technique of recrystallizing seeded layers by a line electron beam has been widely adopted. Present practice in electron beam recrystallization is reviewed, both from materials and process points of view. Applications of silicon-on-insulator substrates formed in this way are described, particularly in three-dimensional integration. © 1988.
Resumo:
Sintered boron carbide is very hard, and can be an attractive material for wear-resistant components in critical applications. Previous studies of the erosion of less hard ceramics have shown that their wear resistance depends on the nature of the abrasive particles. Erosion tests were performed on a sintered boron carbide ceramic with silica, alumina and silicon carbide erodents. The different erodents caused different mechanisms of erosion, either by lateral cracking or small-scale chipping; the relative values of the hardness of the erodent and the target governed the operative mechanism. The small-scale chipping mechanism led to erosion rates typically an order of magnitude lower than the lateral fracture mechanism. The velocity exponents for erosion in the systems tested were similar to those seen in other work, except that measured with the 125 to 150 μm silica erodent. With this erodent the exponent was initially high, then decreased sharply with increasing velocity and became negative. It was proposed that this was due to deformation and fragmentation of the erodent particles. In the erosion testing of ceramics, the operative erosion mechanism is important. Care must be taken to ensure that the same mechanism is observed in laboratory testing as that which would be seen under service conditions, where the most common erodent is silica.
Resumo:
Lateral insulated gate bipolar transistors (LIGBTs) in silicon-on-insulator (SOI) show a unique turn off characteristic when compared to junction-isolated RESURF LIGBTs or vertical IGBTs. The turn off characteristic shows an extended `terrace' where, after the initial fast transient characteristic of IGBTs due to the loss of the electron current, the current stays almost at the same value for an extended period of time, before suddenly dropping to zero. In this paper, we show that this terrace arises because there is a value of LIGBT current during switch off where the rate of expansion of the depletion region with respect to the anode current is infinite. Once this level of anode current is approached, the depletion region starts to expand very rapidly, and is only stopped when it reaches the n-type buffer layer surrounding the anode. Once this happens, the current rapidly drops to zero. A quasi-static analytic model is derived to explain this behaviour. The analytically modelled turn off characteristic agrees well with that found by numerical simulation.
Resumo:
A packaging technique suited to applying MEMS strain sensors realized on a silicon chip to a steel flat surface is described. The method is based on adhesive bonding of the silicon chip rear surface on steel using two types of glue normally used for standard piezoresistive strain sensors (Mbond200/ 600), using direct wire bonding of the chip to a Printed Circuit Board, also fixed on steel. In order to protect the sensor from the external environment, and to improve the MEMS performance, the silicon chip is encapsulated with a metal cap hermetically sealed-off under vacuum condition with a vacuum adhesive in which the bonding wires are also protected from possible damage. In order to evaluate the mechanical coupling of the silicon chip with the bar and thestress transfer extent to the silicon surface, commercial strain sensors have been applied on the chip glued on a steel bar in alaboratory setup able to generate strain by inflection, yielding a stress transfer around 70% from steel to silicon. © 2008 IEEE.