Hardware processors for pairing-based cryptography
Contribuinte(s) |
Murphy, Colin |
---|---|
Data(s) |
18/11/2016
18/11/2016
2016
2016
|
Resumo |
Bilinear pairings can be used to construct cryptographic systems with very desirable properties. A pairing performs a mapping on members of groups on elliptic and genus 2 hyperelliptic curves to an extension of the finite field on which the curves are defined. The finite fields must, however, be large to ensure adequate security. The complicated group structure of the curves and the expensive field operations result in time consuming computations that are an impediment to the practicality of pairing-based systems. The Tate pairing can be computed efficiently using the ɳT method. Hardware architectures can be used to accelerate the required operations by exploiting the parallelism inherent to the algorithmic and finite field calculations. The Tate pairing can be performed on elliptic curves of characteristic 2 and 3 and on genus 2 hyperelliptic curves of characteristic 2. Curve selection is dependent on several factors including desired computational speed, the area constraints of the target device and the required security level. In this thesis, custom hardware processors for the acceleration of the Tate pairing are presented and implemented on an FPGA. The underlying hardware architectures are designed with care to exploit available parallelism while ensuring resource efficiency. The characteristic 2 elliptic curve processor contains novel units that return a pairing result in a very low number of clock cycles. Despite the more complicated computational algorithm, the speed of the genus 2 processor is comparable. Pairing computation on each of these curves can be appealing in applications with various attributes. A flexible processor that can perform pairing computation on elliptic curves of characteristic 2 and 3 has also been designed. An integrated hardware/software design and verification environment has been developed. This system automates the procedures required for robust processor creation and enables the rapid provision of solutions for a wide range of cryptographic applications. |
Formato |
application/pdf |
Identificador |
Ronan, R. 2016. Hardware processors for pairing-based cryptography. PhD Thesis, University College Cork. 265 |
Idioma(s) |
English en |
Publicador |
University College Cork |
Direitos |
© 2016, Robert Ronan. http://creativecommons.org/licenses/by-nc-nd/3.0/ |
Palavras-Chave | #Cryptography #Hardware #Identity based encryption #Software #Bilinear pairings #Elliptic hyperelliptic curves #Automation of design and verification |
Tipo |
Doctoral thesis Doctoral PHD (Engineering) |