Improvements in Hardware Transactional Memory for GPU Architectures
Data(s) |
20/07/2016
20/07/2016
2016
20/07/2016
|
---|---|
Resumo |
In the multi-core CPU world, transactional memory (TM)has emerged as an alternative to lock-based programming for thread synchronization. Recent research proposes the use of TM in GPU architectures, where a high number of computing threads, organized in SIMT fashion, requires an effective synchronization method. In contrast to CPUs, GPUs offer two memory spaces: global memory and local memory. The local memory space serves as a shared scratch-pad for a subset of the computing threads, and it is used by programmers to speed-up their applications thanks to its low latency. Prior work from the authors proposed a lightweight hardware TM (HTM) support based in the local memory, modifying the SIMT execution model and adding a conflict detection mechanism. An efficient implementation of these features is key in order to provide an effective synchronization mechanism at the local memory level. After a quick description of the main features of our HTM design for GPU local memory, in this work we gather together a number of proposals designed with the aim of improving those mechanisms with high impact on performance. Firstly, the SIMT execution model is modified to increase the parallelism of the application when transactions must be serialized in order to make forward progress. Secondly, the conflict detection mechanism is optimized depending on application characteristics, such us the read/write sets, the probability of conflict between transactions and the existence of read-only transactions. As these features can be present in hardware simultaneously, it is a task of the compiler and runtime to determine which ones are more important for a given application. This work includes a discussion on the analysis to be done in order to choose the best configuration solution. Universidad de Málaga. Campus de Excelencia Internacional Andalucía Tech. |
Identificador | |
Idioma(s) |
eng |
Relação |
18th International Workshop on Compilers for Parallel Computing (CPC’15) Valladolid, España 6 de julio de 2016 |
Direitos |
info:eu-repo/semantics/openAccess |
Palavras-Chave | #Ordenadores - Equipo de entrada y salida #Hardware Transactional Memory #GPU |
Tipo |
info:eu-repo/semantics/workingPaper |