A Study of the Robustness Against SEUs of Digital Circuits Implemented with FPGA DSPs


Autoria(s): Serrano, Felipe; Clemente Barreira, Juan Antonio; Mecha López, Hortensia
Data(s)

30/10/2014

Resumo

In this paper we present an experimental validation of the reliability increase of digital circuits implemented in XilinxTMFPGAs when they are implemented using the DSPs (Digital Signal Processors) that are available in the reconfigurable device. For this purpose, we have used a fault-injection platform developed by our research group, NESSY [1]. The presented experiments demonstrate that the probability of occurrence of a SEU effect is similar both in the circuits implemented with and without using embedded DSPs. However, the former are more efficient in terms of area usage, which leads to a decrease in the probability of a SEU occurrence.

Formato

application/pdf

Identificador

http://eprints.ucm.es/39514/1/A%20Study%20of%20the%20Robustness%20Against%20SEUs%20of%20Digital%20Circuits%20Implemented%20with%20FPGA%20DSPs.pdf

Idioma(s)

es

Relação

http://eprints.ucm.es/39514/

http://dx.doi.org/10.1109/RADECS.2013.6937459

AYA2009-13300-C03-02

Direitos

info:eu-repo/semantics/openAccess

Palavras-Chave #Hardware
Tipo

info:eu-repo/semantics/conferenceObject

PeerReviewed