Hardware Implementation of a Fault-Tolerant Hopfield Neural Network on FPGAs


Autoria(s): Clemente Barreira, Juan Antonio; Mansour, Wassim; Ayoubi, Rafic; Serrano, Felipe; Mecha López, Hortensia; Ziade, Haissam; El Falou, Wassim; Velazco, Raoul
Data(s)

01/01/2016

Resumo

This letter presents an FPGA implementation of a fault-tolerant Hopfield NeuralNetwork (HNN). The robustness of this circuit against Single Event Upsets (SEUs) and Single Event Transients (SETs) has been evaluated. Results show the fault tolerance of the proposed design, compared to a previous non fault- tolerant implementation and a solution based on triple modular redundancy (TMR) of a standard HNN design.

Formato

application/pdf

Identificador

http://eprints.ucm.es/39057/1/Hardware%20implementation.pdf

Idioma(s)

en

Publicador

Elsevier

Relação

http://eprints.ucm.es/39057/

http://0-www.sciencedirect.com.cisne.sim.ucm.es/science/article/pii/S0925231215008760

http://0-dx.doi.org.cisne.sim.ucm.es/10.1016/j.neucom.2015.06.038

TIN2013-40968-P

Direitos

info:eu-repo/semantics/openAccess

Palavras-Chave #Hardware
Tipo

info:eu-repo/semantics/article

NonPeerReviewed