Test strategies on functionally partitioned module-based programmable architecture for base-band processing


Autoria(s): Leung, K. C.; Postula, A. J.; Hemani, A.
Data(s)

01/01/2001

Resumo

A specialised reconfigurable architecture for telecommunication base-band processing is augmented with testing resources. The routing network is linked via virtual wire hardware modules to reduce the area occupied by connecting buses. The number of switches within the routing matrices is also minimised, which increases throughput without sacrificing flexibility. The testing algorithm was developed to systematically search for faults in the processing modules and the flexible high-speed routing network within the architecture. The testing algorithm starts by scanning the externally addressable memory space and testing the master controller. The controller then tests every switch in the route-through switch matrix by making loops from the shared memory to each of the switches. The local switch matrix is also tested in the same way. Next the local memory is scanned. Finally, pre-defined test vectors are loaded into local memory to check the processing modules. This algorithm scans all possible paths within the interconnection network exhaustively and reports all faults. Strategies can be inserted to bypass minor faults

Identificador

http://espace.library.uq.edu.au/view/UQ:96454

Idioma(s)

eng

Publicador

IEEE Computer Society

Palavras-Chave #E1 #291602 Memory Structures #700199 Computer software and services not elsewhere classified
Tipo

Conference Paper