Modelling the effects of interface traps on scanning capacitance microsopy dC/dV measurement
Contribuinte(s) |
A. D. Rakic Y. T. Yeow |
---|---|
Data(s) |
01/01/2005
|
Resumo |
Scanning capacitance microscopy (SCM) measurement is a proposed tool for dopant profile extraction for semiconductor material. The influence of interface traps on SCM dC/dV data is still unclear. In this paper we report on the simulation work used to study the nature of SCM dC/dV data in the presence of interface traps. A technique to correctly simulate dC/dV of SCM measurement is then presented based on our justification. We also analyze how charge of interface traps surrounding SCM probe would affect SCM dC/dV due the small SCM probe dimension. |
Identificador | |
Idioma(s) |
eng |
Publicador |
IEEE |
Palavras-Chave | #Component #SCM #Scanning capacitance microscopy #Interface traps #Modeling #E1 #290900 Electrical and Electronic Engineering #671401 Scientific instrumentation |
Tipo |
Conference Paper |