Interface adaptor logic: A new model for interfacing peripherals in IP based designs
Contribuinte(s) |
O. Diessel J. Williams |
---|---|
Data(s) |
01/01/2004
|
Resumo |
The introduction of standard on-chip buses has eased integration and boosted the production of IP functional cores. However, once an IP is bus specific retargeting to a different bus is time-consuming and tedious, and this reduces the reusability of the bus-specific IP. As new bus standards are introduced and different interconnection methods are proposed, this problem increases. Many solutions have been proposed, however these solutions either limit the IP block performance or are restricted to a particular platform. A new concept is presented that can connect IP blocks to a wide variety of interface architectures with low overhead. This is achieved through the use a special interface adaptor logic layer. |
Identificador | |
Idioma(s) |
eng |
Publicador |
The Institute of Electrical and Electronics Engineers |
Palavras-Chave | #E1 #671201 Integrated circuits and devices #100606 Processor Architectures |
Tipo |
Conference Paper |