Parametrizable Architecture for Function Recursive Evaluation


Autoria(s): García-Chamizo, Juan Manuel; Signes Pont, María Teresa; Mora, Higinio; Miguel Casado, Gregorio de
Contribuinte(s)

Universidad de Alicante. Departamento de Tecnología Informática y Computación

Informática Industrial y Redes de Computadores

Data(s)

02/03/2015

02/03/2015

2003

Resumo

Paper submitted to the XVIII Conference on Design of Circuits and Integrated Systems (DCIS), Ciudad Real, España, 2003.

This paper presents a function evaluation method developed under the scope of recursive expression of function convolution. This approach is based on a unique parametrizable formula capable of providing function points by successive iteration. When tackling design level, it also shows suitable for developing architectural schemes capable of dealing with different speed and precision issues. An architecture for reconfigurable FPGA based in serial distributed arithmetic implements the design for fast prototyping. The case of combined trigonometric functions involved in rotation is analyzed under this scope. Compared with others methods, our proposal offers a good balance between speed and precision.

Identificador

http://hdl.handle.net/10045/45386

Idioma(s)

eng

Direitos

Licencia Creative Commons Reconocimiento-NoComercial-SinObraDerivada 4.0

info:eu-repo/semantics/openAccess

Palavras-Chave #Convolution #Function evaluation #FPGA #Serial-distributed arithmetic #Arquitectura y Tecnología de Computadores
Tipo

info:eu-repo/semantics/conferenceObject