Simulating spin systems on IANUS, an FPGA-based computer
Data(s) |
01/02/2008
|
---|---|
Resumo |
We describe the hardwired implementation of algorithms for Monte Carlo simulations of a large class of spin models. We have implemented these algorithms as VHDL codes and we have mapped them onto a dedicated processor based on a large FPGA device. The measured performance on one such processor is comparable to O(100) carefully programmed high-end PCs: it turns out to be even better for some selected spin models. We describe here codes that we are currently executing on the IANUS massively parallel FPGA-based system. |
Formato |
application/pdf |
Identificador |
http://eprints.ucm.es/38278/1/Fern%C3%A1ndezP%C3%A9rezLuisAntonio79LIBRE%20PREPRINT.pdf |
Idioma(s) |
en |
Publicador |
Elsevier Science Ltd |
Relação |
http://eprints.ucm.es/38278/ http://doi.org/10.1016/j.cpc.2007.09.006 10.1016/j.cpc.2007.09.006 |
Direitos |
info:eu-repo/semantics/openAccess |
Palavras-Chave | #Física #Física-Modelos matemáticos |
Tipo |
info:eu-repo/semantics/article PeerReviewed |