Modeling sub-threshold slope and DIBL mismatch of sub-22nm FinFet


Autoria(s): Royer del Barrio, Pablo; López Vallejo, Marisa
Data(s)

2013

Resumo

A great challenge for future information technologies is building reliable systems on top of unreliable components. Parameters of modern and future technology devices are affected by severe levels of process variability and devices will degrade and even fail during the normal lifeDme of the chip due to aging mechanisms. These extreme levels of variability are caused by the high device miniaturizaDon and the random placement of individual atoms. Variability is considered a "red brick" by the InternaDonal Technology Roadmap for Semiconductors. The session is devoted to this topic presenDng research experiences from the Spanish Network on Variability called VARIABLES. In this session a talk entlited "Modeling sub-threshold slope and DIBL mismatch of sub-22nm FinFet" was presented.

Formato

application/pdf

Identificador

http://oa.upm.es/30582/

Idioma(s)

eng

Publicador

E.T.S.I. Telecomunicación (UPM)

Relação

http://oa.upm.es/30582/1/INVE_MEM_2013_167831.pdf

Direitos

http://creativecommons.org/licenses/by-nc-nd/3.0/es/

info:eu-repo/semantics/openAccess

Fonte

8th Conference on Design of Circuits and Integrated Systems (DCIS 2013) | 8th Conference on Design of Circuits and Integrated Systems (DCIS 2013) | 27/11/2013 - 29/11/2013 | San Sebastián, Spain

Palavras-Chave #Telecomunicaciones #Electrónica
Tipo

info:eu-repo/semantics/conferenceObject

Ponencia en Congreso o Jornada

PeerReviewed