Method to analyze the influence of hysteresis in optical arithmetic units
Data(s) |
2001
|
---|---|
Resumo |
A new method to analyze the influence of possible hysteresis cycles in devices employed for optical computing architectures is reported. A simple full adder structure is taken as the basis for this method. Single units, called optical programmable logic cells, previously reported by the authors, compose this structure. These cells employ, as basic devices, on-off and SEED-like components. Their hysteresis cycles have been modeled by numerical analysis. The influence of the different characteristic cycles is studied with respect to the obtained possible errors at the output. Two different approaches have been adopted. The first one shows the change in the arithmetic result output with respect to the different values and positions of the hysteresis cycle. The second one offers a similar result, but in a polar diagram where the total behavior of the system is better analyzed. |
Formato |
application/pdf |
Identificador | |
Idioma(s) |
eng |
Publicador |
E.T.S.I. Telecomunicación (UPM) |
Relação |
http://oa.upm.es/21476/1/Method_to_analyze_the_influence_of_hysteresis_in_optical_arithmetic_units.pdf http://opticalengineering.spiedigitallibrary.org/article.aspx?articleid=1098529 info:eu-repo/semantics/altIdentifier/doi/10.1117/1.1413747 |
Direitos |
http://creativecommons.org/licenses/by-nc-nd/3.0/es/ info:eu-repo/semantics/openAccess |
Fonte |
Optical Engineering, ISSN 0091-3286, 2001, Vol. 40, No. 11 |
Palavras-Chave | #Optica #Telecomunicaciones |
Tipo |
info:eu-repo/semantics/article Artículo PeerReviewed |