Wake-up architecture for Wireless sensor nodes based on ultra low power FPGA


Autoria(s): Roselló Gómez-Lobo, Víctor Julián; Portilla Berrueco, Jorge; Riesgo Alcaide, Teresa
Data(s)

2012

Resumo

In this work a novel wake-up architecture for wireless sensor nodes based on ultra low power FPGA is presented. A simple wake up messaging mechanism for data gathering applications is proposed. The main goal of this work is to evaluate the utilization of low power configurable devices to take advantage of their speed, flexibility and low power consumption compared with traditional approaches, based on ASICs or microcontrollers, for frame decoding and data control. A test bed based on infrared communications has been built to validate the messaging mechanism and the processing architecture.

Formato

application/pdf

Identificador

http://oa.upm.es/20954/

Idioma(s)

eng

Relação

http://oa.upm.es/20954/1/INVE_MEM_2012_131700.pdf

http://ewsn12.disi.unitn.it/

info:eu-repo/semantics/altIdentifier/doi/null

Direitos

http://creativecommons.org/licenses/by-nc-nd/3.0/es/

info:eu-repo/semantics/openAccess

Fonte

EWSN 2012 Europena Workshop on Sensor NEtworks | 9th European Conference on Wireless Sensor Networks (EWSN 2012) | 15/02/2012 - 17/02/2012 | Trento (Italia)

Palavras-Chave #Electrónica
Tipo

info:eu-repo/semantics/conferenceObject

Ponencia en Congreso o Jornada

PeerReviewed