A hardware in the loop design methodology for FPGA system and its application to complex functions
Data(s) |
2012
|
---|---|
Resumo |
In this work, a unified algorithm-architecture-circuit co-design environment for complex FPGA system development is presented. The main objective is to find an efficient methodology for designing a configurable optimized FPGA system by using as few efforts as possible in verification stage, so as to speed up the development period. A proposed high performance FFT/iFFT processor for Multiband Orthogonal Frequency Division Multiplexing Ultra Wideband (MB-OFDM UWB) system design process is given as an example to demonstrate the proposed methodology. This efficient design methodology is tested and considered to be suitable for almost all types of complex FPGA system designs and verifications. |
Formato |
application/pdf |
Identificador | |
Idioma(s) |
eng |
Relação |
http://oa.upm.es/20903/1/INVE_MEM_2012_131565.pdf http://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=6212666 info:eu-repo/semantics/altIdentifier/doi/null |
Direitos |
http://creativecommons.org/licenses/by-nc-nd/3.0/es/ info:eu-repo/semantics/restrictedAccess |
Fonte |
VLSI Design, Automation, and Test (VLSI-DAT), 2012 International Symposium on | Proceedings of VLSI, Design, Automation and Test (VLSI-DAT) | 23/04/2012 - 25/04/2012 | Hsinchu (Taiwan) |
Palavras-Chave | #Electrónica |
Tipo |
info:eu-repo/semantics/conferenceObject Ponencia en Congreso o Jornada PeerReviewed |