Automatic Generation of Identical Routing Pairs for FPGA Implemented DPL Logic


Autoria(s): He, Wei; Otero Marnotes, Andres; Torre Arnanz, Eduardo de la; Riesgo Alcaide, Teresa
Data(s)

2012

Resumo

Side Channel Attacks (SCAs) typically gather unintentional (side channel) physical leakages from running crypto-devices to reveal confidential data. Dual-rail Precharge Logic (DPL) is one of the most efficient countermeasures against power or EM side channel threats. This logic relies on the implementation of complementary rails to counterbalance the data-dependent variations of the leakage from dynamic behavior of the original circuit. However, the lack of flexibility of commercial FPGA design tools makes it quite difficult to obtain completely balanced routings between complementary networks. In this paper, a controllable repair mechanism to guarantee identical net pairs from two lines is presented: i. repairs the identical yet conflict nets after the duplication (copy & paste) from original rail to complementary rail, and ii. repairs the non-identical nets in off-the-stock DPL circuits; These rerouting steps are carried out starting from a placed and routed netlist using Xilinx Description Language (XDL). Low level XDL modifications have been completely automated using a set of APIs named RapidSmith. Experimental EM attacks show that the resistance level of an AES core after the automatic routing repair is increased in a factor of at least 3.5. Timing analyses further demonstrate that net delay differences between complementary networks are minimized significantly.

Formato

application/pdf

Identificador

http://oa.upm.es/20892/

Idioma(s)

eng

Relação

http://oa.upm.es/20892/1/INVE_MEM_2012_131626.pdf

http://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=6416733

info:eu-repo/semantics/altIdentifier/doi/null

Direitos

http://creativecommons.org/licenses/by-nc-nd/3.0/es/

info:eu-repo/semantics/restrictedAccess

Fonte

Reconfigurable Computing and FPGAs (ReConFig), 2012 International Conference on | Proceedings of International Conference on ReConFigurable Computing and FPGAs (ReConFig) | 05/12/2012 - 07/12/2012 | Cancun (Mexico)

Palavras-Chave #Electrónica
Tipo

info:eu-repo/semantics/conferenceObject

Ponencia en Congreso o Jornada

PeerReviewed