Implementation techniques for evolvable HW systems: virtual vs. dynamic reconfiguration


Autoria(s): Salvador Perea, Rubén; Otero Marnotes, Andres; Torre Arnanz, Eduardo de la; Riesgo Alcaide, Teresa; Mora de Sambricio, Javier; Sekanina, Lukás
Data(s)

2012

Resumo

Adaptive hardware requires some reconfiguration capabilities. FPGAs with native dynamic partial reconfiguration (DPR) support pose a dilemma for system designers: whether to use native DPR or to build a virtual reconfigurable circuit (VRC) on top of the FPGA which allows selecting alternative functions by a multiplexing scheme. This solution allows much faster reconfiguration, but with higher resource overhead. This paper discusses the advantages of both implementations for a 2D image processing matrix. Results show how higher operating frequency is obtained for the matrix using DPR. However, this is compensated in the VRC during evolution due to the comparatively negligible reconfiguration time. Regarding area, the DPR implementation consumes slightly more resources due to the reconfiguration engine, but adds further more capabilities to the system.

Formato

application/pdf

Identificador

http://oa.upm.es/20880/

Idioma(s)

eng

Publicador

E.U.I.T. Telecomunicación (UPM)

Relação

http://oa.upm.es/20880/1/INVE_MEM_2012_131654.pdf

http://fpl2012.org/

info:eu-repo/semantics/altIdentifier/doi/null

Direitos

http://creativecommons.org/licenses/by-nc-nd/3.0/es/

info:eu-repo/semantics/openAccess

Fonte

22nd International Conference on Field Programmable Logic and Applications (FPL), 2012 | 22nd International Conference on Field Programmable Logic and Applications (FPL2012) | 29/08/2012 - 31/08/2012 | Oslo (Norway)

Palavras-Chave #Electrónica #Informática
Tipo

info:eu-repo/semantics/conferenceObject

Ponencia en Congreso o Jornada

PeerReviewed