On the automatic integration of hardware accelerators into FPGA-based embedded systems


Autoria(s): Pilato, Christian; Cazzaniga, Andrea; Durelli, Gianluca; Otero Marnotes, Andres; Sciuto, Donatella; Santambrogio, Marco D.
Data(s)

2012

Resumo

This paper proposes an automatic framework for the seamless integration of hardware accelerators, starting from an OpenMP-based application and an XML file describing the HW/SW partitioning. It extends a fully software architecture by generating and integrating the cores, along with the proper interfaces, and the code for scheduling and synchronization. Experimental results show that it is possible to validate different solutions only by varying the input code.

Formato

application/pdf

Identificador

http://oa.upm.es/20875/

Idioma(s)

eng

Relação

http://oa.upm.es/20875/1/INVE_MEM_2012_131671.pdf

http://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=6339218

info:eu-repo/semantics/altIdentifier/doi/null

Direitos

http://creativecommons.org/licenses/by-nc-nd/3.0/es/

info:eu-repo/semantics/restrictedAccess

Fonte

Field Programmable Logic and Applications (FPL), 2012 22nd International Conference on | Proceedings of 22nd International Conference on Field Programmable Logic and Applications (FPL) | 29/08/2012 - 31/08/2012 | Oslo (Norway)

Palavras-Chave #Electrónica
Tipo

info:eu-repo/semantics/conferenceObject

Ponencia en Congreso o Jornada

PeerReviewed