Analytic model of a cache-only memory architecture


Autoria(s): López Barrio, Carlos Alberto; Hermenegildo, Manuel V.
Data(s)

01/07/1994

Resumo

An approximate analytic model of a shared memory multiprocessor with a Cache Only Memory Architecture (COMA), the busbased Data Difussion Machine (DDM), is presented and validated. It describes the timing and interference in the system as a function of the hardware, the protocols, the topology and the workload. Model results have been compared to results from an independent simulator. The comparison shows good model accuracy specially for non-saturated systems, where the errors in response times and device utilizations are independent of the number of processors and remain below 10% in 90% of the simulations. Therefore, the model can be used as an average performance prediction tool that avoids expensive simulations in the design of systems with many processors.

Formato

application/pdf

Identificador

http://oa.upm.es/14441/

Idioma(s)

eng

Publicador

Facultad de Informática (UPM)

Relação

http://oa.upm.es/14441/1/HERME_ARC_1994-6.pdf

Direitos

http://creativecommons.org/licenses/by-nc-nd/3.0/es/

info:eu-repo/semantics/openAccess

Fonte

PARLE '94 Parallel Architectures and Languages Europe | Parallel Architectures and Languages Europe - PARLE'94 | July 1994 | Athens, Greece

Palavras-Chave #Informática
Tipo

info:eu-repo/semantics/conferenceObject

Ponencia en Congreso o Jornada

PeerReviewed