Self-reference Scrubber for TMR Systems Based on Xilinx Virtex FPGAs


Autoria(s): Herrera Alzu, Ignacio; López Vallejo, Marisa
Data(s)

2011

Resumo

SRAM-based FPGAs are sensitive to radiation effects. Soft errors can appear and accumulate, potentially defeating mitigation strategies deployed at the Application Layer. Therefore, Configuration Memory scrubbing is required to improve radiation tolerance of such FPGAs in space applications. Virtex FPGAs allow runtime scrubbing by means of dynamic partial reconfiguration. Even with scrubbing, intra-FPGA TMR systems are subjected to common-mode errors affecting more than one design domain. This is solved in inter-FPGA TMR systems at the expense of a higher cost, power and mass. In this context, a self-reference scrubber for device-level TMR system based on Xilinx Virtex FPGAs is presented. This scrubber allows for a fast SEU/MBU detection and correction by peer frame comparison without needing to access a golden configuration memory

Formato

application/pdf

Identificador

http://oa.upm.es/13417/

Idioma(s)

eng

Publicador

E.T.S.I. Telecomunicación (UPM)

Relação

http://oa.upm.es/13417/2/INVE_MEM_2011_112480.pdf

http://link.springer.com/chapter/10.1007/978-3-642-24154-3_14?null

info:eu-repo/semantics/altIdentifier/doi/null

Direitos

http://creativecommons.org/licenses/by-nc-nd/3.0/es/

info:eu-repo/semantics/openAccess

Fonte

Integrated Circuit and System Design. Power and Timing Modeling, Optimization, and Simulation | 21st International Workshop, PATMOS 2011 | 26/09/2011 - 29/09/2011 | Madrid, España

Palavras-Chave #Electrónica
Tipo

info:eu-repo/semantics/conferenceObject

Ponencia en Congreso o Jornada

PeerReviewed