Run-time Scalable Architecture for Deblocking Filtering in H.264/AVC-SVC Video Codecs
Data(s) |
2011
|
---|---|
Resumo |
Systems relying on fixed hardware components with a static level of parallelism can suffer from an underuse of logical resources, since they have to be designed for the worst-case scenario. This problem is especially important in video applications due to the emergence of new flexible standards, like Scalable Video Coding (SVC), which offer several levels of scalability. In this paper, Dynamic and Partial Reconfiguration (DPR) of modern FPGAs is used to achieve run-time variable parallelism, by using scalable architectures where the size can be adapted at run-time. Based on this proposal, a scalable Deblocking Filter core (DF), compliant with the H.264/AVC and SVC standards has been designed. This scalable DF allows run-time addition or removal of computational units working in parallel. Scalability is offered together with a scalable parallelization strategy at the macroblock (MB) level, such that when the size of the architecture changes, MB filtering order is modified accordingly |
Formato |
application/pdf |
Identificador | |
Idioma(s) |
eng |
Publicador |
E.T.S.I. Industriales (UPM) |
Relação |
http://oa.upm.es/13355/1/INVE_MEM_2011_112020.pdf http://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=6044845 info:eu-repo/semantics/altIdentifier/doi/null |
Direitos |
http://creativecommons.org/licenses/by-nc-nd/3.0/es/ info:eu-repo/semantics/openAccess |
Fonte |
Proceedings of 21st International Conference on Field Programmable Logic and Applications | 21st International Conference on Field Programmable Logic and Applications | 05/09/2011 - 07/09/2011 | Creta, Grecia |
Palavras-Chave | #Informática |
Tipo |
info:eu-repo/semantics/conferenceObject Ponencia en Congreso o Jornada PeerReviewed |