Evolvable 2D computing matrix model for intrinsic evolution in commercial FPGAs with native reconfiguration support


Autoria(s): Salvador Perea, Rubén; Otero Marnotes, Andres; Mora, Javier; Torre Arnanz, Eduardo de la; Riesgo Alcaide, Teresa; Sekanina, Lukás
Data(s)

2011

Resumo

This paper addresses the modelling and validation of an evolvable hardware architecture which can be mapped on a 2D systolic structure implemented on commercial reconfigurable FPGAs. The adaptation capabilities of the architecture are exercised to validate its evolvability. The underlying proposal is the use of a library of reconfigurable components characterised by their partial bitstreams, which are used by the Evolutionary Algorithm to find a solution to a given task. Evolution of image noise filters is selected as the proof of concept application. Results show that computation speed of the resulting evolved circuit is higher than with the Virtual Reconfigurable Circuits approach, and this can be exploited on the evolution process by using dynamic reconfiguration

Formato

application/pdf

Identificador

http://oa.upm.es/13323/

Idioma(s)

eng

Publicador

E.U.I.T. Telecomunicación (UPM)

Relação

http://oa.upm.es/13323/1/INVE_MEM_2011_111844.pdf

http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=5963934

info:eu-repo/semantics/altIdentifier/doi/null

Direitos

http://creativecommons.org/licenses/by-nc-nd/3.0/es/

info:eu-repo/semantics/openAccess

Fonte

Proceedings of 2011 NASA/ESA Conference on Adaptive Hardware and Systems (AHS) | 2011 NASA/ESA Conference on Adaptive Hardware and Systems (AHS) | 06/06/2011 - 09/06/2011 | San Diego, CA, EEUU

Palavras-Chave #Telecomunicaciones #Informática
Tipo

info:eu-repo/semantics/conferenceObject

Ponencia en Congreso o Jornada

PeerReviewed