Area-Efficient Linear Regression Architecture for Real-Time Signal Processing on FPGAs


Autoria(s): Royer del Barrio, Pablo; Sánchez Marcos, Miguel Ángel; López Vallejo, Marisa; López Barrio, Carlos Alberto
Data(s)

2011

Resumo

Linear regression is a technique widely used in digital signal processing. It consists on finding the linear function that better fits a given set of samples. This paper proposes different hardware architectures for the implementation of the linear regression method on FPGAs, specially targeting area restrictive systems. It saves area at the cost of constraining the lengths of the input signal to some fixed values. We have implemented the proposed scheme in an Automatic Modulation Classifier, meeting the hard real-time constraints this kind of systems have.

Formato

application/pdf

Identificador

http://oa.upm.es/12192/

Idioma(s)

eng

Publicador

E.T.S.I. Telecomunicación (UPM)

Relação

http://oa.upm.es/12192/1/INVE_MEM_2011_93487.pdf

http://paginas.fe.up.pt/~dcis2011/

Direitos

http://creativecommons.org/licenses/by-nc-nd/3.0/es/

info:eu-repo/semantics/openAccess

Fonte

Proceedings of 26th Conference on Design of Circuits and Integrated Systems | 26th Conference on Design of Circuits and Integrated Systems | 16/11/2011 - 18/11/2011 | Albufeira, Portugal

Palavras-Chave #Electrónica
Tipo

info:eu-repo/semantics/conferenceObject

Ponencia en Congreso o Jornada

PeerReviewed