Power Measurement Methodology for FPGA Devices


Autoria(s): Jevtic, Ruzica; Carreras Vaquer, Carlos
Data(s)

2011

Resumo

The efficiency of power optimization tools depends on information on design power provided by the power estimation models. Power models targeting different power groups can enable fast identification of the most power consuming parts of design and their properties. The accuracy of these estimation models is highly dependent on the accuracy of the method used for their characterization. The highest precision is achieved by using physical onboard measurements. In this paper, we present a measurement methodology that is primarily aimed at calibrating and validating high-level dynamic power estimation models. The measurements have been carefully designed to enable the separation of the interconnect power from the logic power and the power of the clock circuitry, so that each of these power groups can be used for the corresponding model validation. The standard measurement uncertainty is lower than 2% of the measured value even with a very small number of repeated measurements. Additionally, the accuracy of a commercial low-level power estimation tool has been also assessed for comparison purposes. The results indicate that the tool is not suitable for power estimation of data path-oriented designs.

Formato

application/pdf

Identificador

http://oa.upm.es/11621/

Idioma(s)

eng

Publicador

E.T.S.I. Telecomunicación (UPM)

Relação

http://oa.upm.es/11621/2/INVE_MEM_2011_106085.pdf

http://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=5475274

info:eu-repo/semantics/altIdentifier/doi/10.1109/TIM.2010.2047664

Direitos

http://creativecommons.org/licenses/by-nc-nd/3.0/es/

info:eu-repo/semantics/openAccess

Fonte

IEEE Transactions on Instrumentation and Measurement, ISSN 0018-9456, 2011, Vol. 60, No. 1

Palavras-Chave #Energía Eléctrica #Electrónica
Tipo

info:eu-repo/semantics/article

Artículo

PeerReviewed