Performance Modeling Of Reconfigurable Distributed Systems Based On The Opensparc Fpga Board And The Sirc Communication Framewor


Autoria(s): Thomas, Kevin
Data(s)

09/05/2013

Resumo

This thesis explores system performance for reconfigurable distributed systems and provides an analytical model for determining throughput of theoretical systems based on the OpenSPARC FPGA Board and the SIRC Communication Framework. This model was developed by studying a small set of variables that together determine a system¿s throughput. The importance of this model is in assisting system designers to make decisions as to whether or not to commit to designing a reconfigurable distributed system based on the estimated performance and hardware costs. Because custom hardware design and distributed system design are both time consuming and costly, it is important for designers to make decisions regarding system feasibility early in the development cycle. Based on experimental data the model presented in this paper shows a close fit with less than 10% experimental error on average. The model is limited to a certain range of problems, but it can still be used given those limitations and also provides a foundation for further development of modeling reconfigurable distributed systems.

Formato

application/pdf

Identificador

http://digitalcommons.bucknell.edu/honors_theses/158

http://digitalcommons.bucknell.edu/cgi/viewcontent.cgi?article=1157&context=honors_theses

Publicador

Bucknell Digital Commons

Fonte

Honors Theses

Palavras-Chave #Reconfigurable Computing #Distributed Computing #Performance Modeling #FPGA #Hardware Acceleration
Tipo

text