Behavior of triple-gate Bulk FinFETs with and without DTMOS operation
Contribuinte(s) |
UNIVERSIDADE DE SÃO PAULO |
---|---|
Data(s) |
06/11/2013
06/11/2013
2012
|
Resumo |
In this paper, the combination of the Dynamic Threshold (DT) voltage technique with a non-planar structure is experimentally studied in triple-gate FinFETs. The drain current, transconductance, resistance, threshold voltage, subthreshold swing and Drain Induced Barrier Lowering (DIBL) will be analyzed in the DT mode and the standard biasing configuration. Moreover, for the first time, the important figures of merit for the analog performance such as transconductance-over-drain current, output conductance. Early voltage and intrinsic voltage gain will be studied experimentally and through three-dimensional (3-D) numerical simulations for different channel doping concentrations in triple-gate DTMOS FinFETs. The results indicate that the DTMOS FinFETs always yield superior characteristic; and larger transistor efficiency. In addition, DTMOS devices with a high channel doping concentration exhibit much better analog performance compared to the normal operation mode, which is desirable for high performance low-power/low-voltage applications. (C) 2011 Elsevier Ltd. All rights reserved. |
Identificador |
SOLID-STATE ELECTRONICS, OXFORD, v. 71, n. 6, supl. 1, Part 1, pp. 63-68, MAY, 2012 0038-1101 http://www.producao.usp.br/handle/BDPI/42376 10.1016/j.sse.2011.10.022 |
Idioma(s) |
eng |
Publicador |
PERGAMON-ELSEVIER SCIENCE LTD OXFORD |
Relação |
SOLID-STATE ELECTRONICS |
Direitos |
closedAccess Copyright PERGAMON-ELSEVIER SCIENCE LTD |
Palavras-Chave | #DTMOS #BULK #TRIPLE-GATE #EARLY VOLTAGE #INTRINSIC VOLTAGE GAIN #ANALOG PERFORMANCE #SOI MOSFETS #VOLTAGE #DEVICE #ANALOG #ENGINEERING, ELECTRICAL & ELECTRONIC #PHYSICS, APPLIED #PHYSICS, CONDENSED MATTER |
Tipo |
article Proceedings Paper publishedVersion |