Highly linear low voltage low power CMOS LNA


Autoria(s): Kargaran, Ehsan; Zoka, Negar; Kouzani, Abbas Z.; Mafinezhad, Khalil; Nabovati, Hooman
Data(s)

01/01/2013

Resumo

A highly linear, low voltage, low power, low noise amplifier (LNA) using a novel nonlinearity cancellation technique is presented in this paper. Parallel Inductor (PI) matching is used to increase LNA gain by 3dB at the desired frequency. The linear LNA was designed and simulated in a TSMC 0.18μm CMOS process at 5GHz frequency. By employing the proposed technique, the IIP3 is improved by 12dB in contrast to the conventional folded cascode LNA, reaching −1dBm without having any significant effect on the other LNA parameters such as gain, NF and also power consumption. The proposed LNA also delivers a voltage gain (S21) of 12.25dB with a noise figure of 3.5dB, while consuming only 1.28mW of DC power with a low supply voltage of 0.6V.

Identificador

http://hdl.handle.net/10536/DRO/DU:30060963

Idioma(s)

eng

Publicador

Denshi Jouhou Tsuushin Gakkai (Institute of Electronics Information and Communication Engineers)

Relação

http://dro.deakin.edu.au/eserv/DU:30060963/kouzani-highlylinear-2013.pdf

http://doi.org/10.1587/elex.10.20130557

Direitos

2013, Institute of Electronics Information and Communication Engineer

Palavras-Chave #current reuse #folded cascode #high linear #low noise amplifier (LNA) #low power #low voltage
Tipo

Journal Article