Pipelined median architecture
Data(s) |
19/11/2015
|
---|---|
Resumo |
The core processing step of the noise reduction median filter technique is to find the median within a window of integers. A four-step procedure method to compute the running median of the last N W-bit stream of integers showing area and time benefits is proposed. The method slices integers into groups of B-bit using a pipeline of W/B blocks. From the method, an architecture is developed giving a designer the flexibility to exchange area gains for faster frequency of operation, or vice versa, by adjusting N, W and B parameter values. Gains in area of around 40%, or in frequency of operation of around 20%, are clearly observed by FPGA circuit implementations compared to latest methods in the literature. |
Formato |
text |
Identificador |
http://centaur.reading.ac.uk/39965/1/pma.pdf Cadenas Medina, J. <http://centaur.reading.ac.uk/view/creators/90000433.html> (2015) Pipelined median architecture. Electronics Letters, 51 (24). pp. 1999-2001. ISSN 0013-5194 doi: 10.1049/el.2015.1898 <http://dx.doi.org/10.1049/el.2015.1898> |
Idioma(s) |
en |
Publicador |
Institution of Engineering and Technology (IET) |
Relação |
http://centaur.reading.ac.uk/39965/ creatorInternal Cadenas Medina, Jose 10.1049/el.2015.1898 |
Tipo |
Article PeerReviewed |