C-slow retimed parallel histogram architectures for consumer imaging devices


Autoria(s): Cadenas Medina, José O.; Sherratt, Robert Simon; Huerta, Pablo; Kao, Wen-Chung; Megson, Graham M.
Data(s)

01/05/2013

Resumo

A parallel pipelined array of cells suitable for real-time computation of histograms is proposed. The cell architecture builds on previous work obtained via C-slow retiming techniques and can be clocked at 65 percent faster frequency than previous arrays. The new arrays can be exploited for higher throughput particularly when dual data rate sampling techniques are used to operate on single streams of data from image sensors. In this way, the new cell operates on a p-bit data bus which is more convenient for interfacing to camera sensors or to microprocessors in consumer digital cameras.

Formato

text

Identificador

http://centaur.reading.ac.uk/33371/1/C_Slow_Full_Text.pdf

Cadenas Medina, J. O. <http://centaur.reading.ac.uk/view/creators/90000433.html>, Sherratt, R. S. <http://centaur.reading.ac.uk/view/creators/90000807.html>, Huerta, P., Kao, W.-C. and Megson, G. M. (2013) C-slow retimed parallel histogram architectures for consumer imaging devices. IEEE Transactions on Consumer Electronics,, 59 (2). pp. 291-295. doi: 10.1109/TCE.2013.6531108 <http://dx.doi.org/10.1109/TCE.2013.6531108>

Idioma(s)

en

Relação

http://centaur.reading.ac.uk/33371/

creatorInternal Cadenas Medina, José O.

creatorInternal Sherratt, Robert Simon

10.1109/TCE.2013.6531108

Tipo

Article

PeerReviewed