Parallel pipelined histogram architecture via c-slow retiming


Autoria(s): Cadenas Medina, Jose; Sherratt, Simon; Huerta, P.; Kao, W. C.; Megson, G. M.
Data(s)

01/01/2013

Resumo

A parallel pipelined array of cells suitable for realtime computation of histograms is proposed. The cell architecture builds on previous work to now allow operating on a stream of data at 1 pixel per clock cycle. This new cell is more suitable for interfacing to camera sensors or to microprocessors of 8-bit data buses which are common in consumer digital cameras. Arrays using the new proposed cells are obtained via C-slow retiming techniques and can be clocked at a 65% faster frequency than previous arrays. This achieves over 80% of the performance of two-pixel per clock cycle parallel pipelined arrays.

Formato

text

Identificador

http://centaur.reading.ac.uk/32267/1/ICCE_2013_v0.3.pdf

Cadenas Medina, J. <http://centaur.reading.ac.uk/view/creators/90000433.html>, Sherratt, S. <http://centaur.reading.ac.uk/view/creators/90000807.html>, Huerta, P., Kao, W. C. and Megson, G. M. (2013) Parallel pipelined histogram architecture via c-slow retiming. In: Proceedings of the 2013 IEEE International Conference on Consumer Electronics (ICCE). IEEE, pp. 230-231. ISBN 9781467313612 doi: 10.1109/ICCE.2013.6486871 <http://dx.doi.org/10.1109/ICCE.2013.6486871>

Idioma(s)

en

Publicador

IEEE

Relação

http://centaur.reading.ac.uk/32267/

creatorInternal Cadenas Medina, Jose

creatorInternal Sherratt, Simon

10.1109/ICCE.2013.6486871

Tipo

Book or Report Section

PeerReviewed