Parallel pipelined histogram architectures
Data(s) |
29/09/2011
|
---|---|
Resumo |
Proposed is a unique cell histogram architecture which will process k data items in parallel to compute 2q histogram bins per time step. An array of m/2q cells computes an m-bin histogram with a speed-up factor of k; k ⩾ 2 makes it faster than current dual-ported memory implementations. Furthermore, simple mechanisms for conflict-free storing of the histogram bins into an external memory array are discussed. |
Formato |
text |
Identificador |
http://centaur.reading.ac.uk/24332/1/ELL_2011_2390-Issue20Sept29-2011.pdf Cadenas, J. <http://centaur.reading.ac.uk/view/creators/90000433.html>, Sherratt, R. S. <http://centaur.reading.ac.uk/view/creators/90000807.html> and Huerta, P. (2011) Parallel pipelined histogram architectures. Electronics Letters, 47 (20). pp. 1118-1120. ISSN 0013-5194 doi: 10.1049/el.2011.2390 <http://dx.doi.org/10.1049/el.2011.2390> |
Idioma(s) |
en |
Publicador |
Institution of Engineering and Technology (IET) |
Relação |
http://centaur.reading.ac.uk/24332/ creatorInternal Cadenas, J. creatorInternal Sherratt, R. Simon http://dx.doi.org/10.1049/el.2011.2390 10.1049/el.2011.2390 |
Tipo |
Article PeerReviewed |