A double data rate (DDR) architecture for OFDM based wireless consumer devices


Autoria(s): Sherratt, R. S.; Cadenas, O.
Data(s)

01/01/2010

Resumo

The creation of OFDM based Wireless Personal Area Networks (WPANs) has allowed high bit-rate wireless communication devices suitable for streaming High Definition video between consumer products as demonstrated in Wireless- USB. However, these devices need high clock rates, particularly for the OFDM sections resulting in high silicon cost and high electrical power. Acknowledging that electrical power in wireless consumer devices is more critical than the number of implemented logic gates, this paper presents a Double Data Rate (DDR) architecture to reduce the OFDM input and output clock rate by a factor of 2. The architecture has been implemented and tested for Wireless-USB (ECMA-368) resulting in a maximum clock of 264MHz instead of 528MHz existing anywhere on the die.

Formato

text

Identificador

http://centaur.reading.ac.uk/7477/2/05418792.pdf

Sherratt, R. S. <http://centaur.reading.ac.uk/view/creators/90000807.html> and Cadenas, O. <http://centaur.reading.ac.uk/view/creators/90000433.html> (2010) A double data rate (DDR) architecture for OFDM based wireless consumer devices. In: IEEE International Conference on Consumer Electronics, Jan 2010, Las Vegas, USA.

Idioma(s)

en

Relação

http://centaur.reading.ac.uk/7477/

creatorInternal Sherratt, R. S.

creatorInternal Cadenas, O.

http://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=5418792

Tipo

Conference or Workshop Item

PeerReviewed