Memory Hierarchy Hardware-Software Co-design in Embedded Systems


Autoria(s): Ge, Zhiguo; Lim, H. B.; Wong, Weng Fai
Data(s)

13/12/2004

13/12/2004

01/01/2005

Resumo

The memory hierarchy is the main bottleneck in modern computer systems as the gap between the speed of the processor and the memory continues to grow larger. The situation in embedded systems is even worse. The memory hierarchy consumes a large amount of chip area and energy, which are precious resources in embedded systems. Moreover, embedded systems have multiple design objectives such as performance, energy consumption, and area, etc. Customizing the memory hierarchy for specific applications is a very important way to take full advantage of limited resources to maximize the performance. However, the traditional custom memory hierarchy design methodologies are phase-ordered. They separate the application optimization from the memory hierarchy architecture design, which tend to result in local-optimal solutions. In traditional Hardware-Software co-design methodologies, much of the work has focused on utilizing reconfigurable logic to partition the computation. However, utilizing reconfigurable logic to perform the memory hierarchy design is seldom addressed. In this paper, we propose a new framework for designing memory hierarchy for embedded systems. The framework will take advantage of the flexible reconfigurable logic to customize the memory hierarchy for specific applications. It combines the application optimization and memory hierarchy design together to obtain a global-optimal solution. Using the framework, we performed a case study to design a new software-controlled instruction memory that showed promising potential.

Singapore-MIT Alliance (SMA)

Formato

113322 bytes

application/pdf

Identificador

http://hdl.handle.net/1721.1/7427

Idioma(s)

en

Relação

Computer Science (CS);

Palavras-Chave #Memory hierarchy design #embedded systems #reconfigurable logic
Tipo

Article