An Interpolative Analytical Cache Model with Application to Performance-Power Design Space Exploration


Autoria(s): Peng, Bing; Wong, Weng Fai; Tay, Yong Chiang
Data(s)

13/12/2004

13/12/2004

01/01/2005

Resumo

Caches are known to consume up to half of all system power in embedded processors. Co-optimizing performance and power of the cache subsystems is therefore an important step in the design of embedded systems, especially those employing application specific instruction processors. In this project, we propose an analytical cache model that succinctly captures the miss performance of an application over the entire cache parameter space. Unlike exhaustive trace driven simulation, our model requires that the program be simulated once so that a few key characteristics can be obtained. Using these application-dependent characteristics, the model can span the entire cache parameter space consisting of cache sizes, associativity and cache block sizes. In our unified model, we are able to cater for direct-mapped, set and fully associative instruction, data and unified caches. Validation against full trace-driven simulations shows that our model has a high degree of fidelity. Finally, we show how the model can be coupled with a power model for caches such that one can very quickly decide on pareto-optimal performance-power design points for rapid design space exploration.

Singapore-MIT Alliance (SMA)

Formato

127072 bytes

application/pdf

Identificador

http://hdl.handle.net/1721.1/7422

Idioma(s)

en

Relação

Computer Science (CS);

Palavras-Chave #Cache #Analytical model #Performance #Power #Simulation
Tipo

Article