Automated synthesis of delay-reduced Reed-Muller universal logic module networks


Autoria(s): Poulose Jacob,K; Shahana, T K; Sasi, S; Rekha, James K
Data(s)

11/06/2014

11/06/2014

21/11/2005

Resumo

This paper presents a new approach to implement Reed-Muller Universal Logic Module (RM-ULM) networks with reduced delay and hardware for synthesizing logic functions given in Reed-Muller (RM) form. Replication of single control line RM-ULM is used as the only design unit for defining any logic function. An algorithm is proposed that does exhaustive branching to reduce the number of levels and modules required to implement any logic function in RM form. This approach attains a reduction in delay, and power over other implementations of functions having large number of variables.

NORCHIP Conference, 2005. 23rd

Cochin University of Science and Technology

Identificador

http://dyuthi.cusat.ac.in/purl/3883

Idioma(s)

en

Publicador

IEEE

Palavras-Chave #Automated Synthesis #Reed-Muller Universal Logic Module #reduction in delay
Tipo

Article