Fault Tolerant Error Coding and Detection using Reversible Gates


Autoria(s): Poulose Jacob,K; Rekha, James K; Shahana, T K; Sreela Sasi
Data(s)

10/06/2014

10/06/2014

30/10/2007

Resumo

In recent years, reversible logic has emerged as one of the most important approaches for power optimization with its application in low power CMOS, quantum computing and nanotechnology. Low power circuits implemented using reversible logic that provides single error correction – double error detection (SEC-DED) is proposed in this paper. The design is done using a new 4 x 4 reversible gate called ‘HCG’ for implementing hamming error coding and detection circuits. A parity preserving HCG (PPHCG) that preserves the input parity at the output bits is used for achieving fault tolerance for the hamming error coding and detection circuits.

TENCON 2007-2007 IEEE Region 10 Conference

Identificador

http://dyuthi.cusat.ac.in/purl/3859

Idioma(s)

en

Publicador

IEEE

Palavras-Chave #fault tolerance #Reversible logic #Hamming code #Low power designs
Tipo

Article