Error probability in synchronous digital circuits due to power supply noise
Contribuinte(s) |
Universitat Politècnica de Catalunya. Departament d'Enginyeria Electrònica Universitat Politècnica de Catalunya. HIPICS - Grupo de Circuitos y Sistemas Integrados de Altas Prestaciones |
---|---|
Data(s) |
10/05/2012
|
Resumo |
This paper presents a probabilistic approach to model the problem of power supply voltage fluctuations. Error probability calculations are shown for some 90-nm technology digital circuits.The analysis here considered gives the timing violation error probability as a new design quality factor in front of conventional techniques that assume the full perfection of the circuit. The evaluation of the error bound can be useful for new design paradigms where retry and self-recoveringtechniques are being applied to the design of high performance processors. The method here described allows to evaluate the performance of these techniques by means of calculating the expected error probability in terms of power supply distribution quality. Peer Reviewed |
Identificador | |
Idioma(s) |
eng |
Direitos |
Consulteu les condicions d'ús d'aquest document en el repositori original:<a href="http://hdl.handle.net/2117/1480">http://hdl.handle.net/2117/1480</a> |
Palavras-Chave | #Àrees temàtiques de la UPC::Enginyeria electrònica i telecomunicacions::Microelectrònica::Circuits integrats #Àrees temàtiques de la UPC::Enginyeria electrònica i telecomunicacions::Microelectrònica::Processadors digitals #Integrated circuits Very large scale integration #Integrated circuits Very large scale integration Reliability #Power supply noise #Error probability #CMOS synchronous circuits #Circuits digitals -- Disseny i construcció #Circuits integrats a molt gran escala -- Disseny i construcció |
Tipo |
info:eu-repo/semantics/conferenceObject |