Application of a floating well concept to a latch-up-free, low-cost, smart power high-side switch technology


Autoria(s): Bafleur, Marise; Buxo, Juan; Puig i Vidal, Manuel; Givelin, P.; Macary, V.; Sarrabayrouse, G.
Contribuinte(s)

Universitat de Barcelona

Data(s)

04/05/2010

Resumo

The aim of this brief is to present an original design methodology that permits implementing latch-up-free smart power circuits on a very simple, cost-effective technology. The basic concept used for this purpose is letting float the wells of the MOS transistors most susceptible to initiate latch-up.

Identificador

http://hdl.handle.net/2445/8761

Idioma(s)

eng

Publicador

IEEE

Direitos

(c) IEEE, 1993

info:eu-repo/semantics/openAccess

Palavras-Chave #Circuits integrats #Circuits electrònics #MOS integrated circuits #Power integrated circuits #Switching circuits
Tipo

info:eu-repo/semantics/article