A many-core co-processor for embedded parallel computing on FPGA
Data(s) |
18/04/2016
18/04/2016
2015
|
---|---|
Resumo |
Single processor architectures are unable to provide the required performance of high performance embedded systems. Parallel processing based on general-purpose processors can achieve these performances with a considerable increase of required resources. However, in many cases, simplified optimized parallel cores can be used instead of general-purpose processors achieving better performance at lower resource utilization. In this paper, we propose a configurable many-core architecture to serve as a co-processor for high-performance embedded computing on Field-Programmable Gate Arrays. The architecture consists of an array of configurable simple cores with support for floating-point operations interconnected with a configurable interconnection network. For each core it is possible to configure the size of the internal memory, the supported operations and number of interfacing ports. The architecture was tested in a ZYNQ-7020 FPGA in the execution of several parallel algorithms. The results show that the proposed many-core architecture achieves better performance than that achieved with a parallel generalpurpose processor and that up to 32 floating-point cores can be implemented in a ZYNQ-7020 SoC FPGA. |
Identificador |
JOSÉ, Wilson; [et al] - A many-core co-processor for embedded parallel computing on FPGA. DSD 2015, Euromicro Conference on Digital System Design. ISBN 978-1-4673-8035-5. pp. 539-542, 2015 978-1-4673-8035-5 http://hdl.handle.net/10400.21/6014 10.1109/DSD.2015.23 |
Idioma(s) |
eng |
Publicador |
IEEE - Institute of Electrical and Electronics Engineers Inc. |
Relação |
http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=7302321&tag=1 |
Direitos |
closedAccess |
Palavras-Chave | #Many-core #FPGA #Matrix multiplication #Parallel processing #Reconfigurable computing |
Tipo |
conferenceObject |