Mutually connected phase-locked loop networks: dynamical models and design parameters


Autoria(s): ORSATTI, F. M.; CARARETO, R.; PIQUEIRA, J. R. C.
Contribuinte(s)

UNIVERSIDADE DE SÃO PAULO

Data(s)

18/10/2012

18/10/2012

2008

Resumo

Distribution of timing signals is an essential factor for the development of digital systems for telecommunication networks, integrated circuits and manufacturing automation. Originally, this distribution was implemented by using the master-slave architecture with a precise master clock generator sending signals to phase-locked loops (PLL) working as slave oscillators. Nowadays, wireless networks with dynamical connectivity and the increase in size and operation frequency of the integrated circuits suggest that the distribution of clock signals could be more efficient if mutually connected architectures were used. Here, mutually connected PLL networks are studied and conditions for synchronous states existence are analytically derived, depending on individual node parameters and network connectivity, considering that the nodes are nonlinear oscillators with nonlinear coupling conditions. An expression for the network synchronisation frequency is obtained. The lock-in range and the transmission error bounds are analysed providing hints to the design of this kind of clock distribution system.

FAPESP

CNPq

Identificador

IET CIRCUITS DEVICES & SYSTEMS, v.2, n.6, p.495-508, 2008

1751-858X

http://producao.usp.br/handle/BDPI/18720

10.1049/iet-cds:20080116

http://dx.doi.org/10.1049/iet-cds:20080116

Idioma(s)

eng

Publicador

INST ENGINEERING TECHNOLOGY-IET

Relação

Iet Circuits Devices & Systems

Direitos

restrictedAccess

Copyright INST ENGINEERING TECHNOLOGY-IET

Palavras-Chave #SYNCHRONIZATION #TIME #SYSTEM #OSCILLATORS #GENERATION #FREQUENCY #OPERATION #Engineering, Electrical & Electronic
Tipo

article

original article

publishedVersion