Q-enhancement with on-chip inductor optimization for reconfigurable Δ-Σ radio-frequency ADC
Data(s) |
10/06/2015
|
---|---|
Resumo |
The paper details on-chip inductor optimization for a reconfigurable continuous-time delta-sigma (Δ-Σ) modulator based radio-frequency analog-to-digital converter. Inductor optimisation enables the Δ-Σ modulator with Q enhanced LC tank circuits employing a single high Q-factor on-chip inductor and lesser quantizer levels thereby reducing the circuit complexity for excess loop delay, power dissipation and dynamic element matching. System level simulations indicate at a Q-factor of 75 Δ- Σ modulator with a 3-level quantizer achieves dynamic ranges of 106, 82 dB and 84 dB for RFID, TETRA, and Galileo over bandwidths of 200 kHz, 10 MHz and 40 MHz respectively. |
Formato |
text |
Identificador |
http://roar.uel.ac.uk/4458/1/IEEE%20NEWCAS%20Conf%20Proc%202015.pdf Lota, Jaswinder and Demosthenous, Andreas (2015) ‘Q-enhancement with on-chip inductor optimization for reconfigurable Δ-Σ radio-frequency ADC’, IEEE 13th International New Circuits and Systems Conference (NEWCAS), 2015. Grenoble, France, 7-10 June 2015. IEEE , pp. 1-4. |
Publicador |
IEEE |
Relação |
http://dx.doi.org/10.1109/NEWCAS.2015.7182018 http://roar.uel.ac.uk/4458/ |
Tipo |
Conference or Event Item PeerReviewed |