FPGA-based Tabu Search for Detection in Large-Scale MIMO Systems
Data(s) |
01/10/2014
|
---|---|
Resumo |
The increasing scale of Multiple-Input Multiple- Output (MIMO) topologies employed in forthcoming wireless communications standards presents a substantial implementation challenge to designers of embedded baseband signal processing architectures for MIMO transceivers. Specifically the increased scale of such systems has a substantial impact on the perfor- mance/cost balance of detection algorithms for these systems. Whilst in small-scale systems Sphere Decoding (SD) algorithms offer the best quasi-ML performance/cost balance, in larger systems heuristic detectors, such Tabu-Search (TS) detectors are superior. This paper addresses a dearth of research in architectures for TS-based MIMO detection, presenting the first known realisations of TS detectors for 4 × 4 and 10 × 10 MIMO systems. To the best of the authors’ knowledge, these are the largest single-chip detectors on record. |
Formato |
application/pdf |
Identificador | |
Idioma(s) |
eng |
Publicador |
Institute of Electrical and Electronics Engineers (IEEE) |
Direitos |
info:eu-repo/semantics/openAccess |
Fonte |
Wu , Y & McAllister , J 2014 , FPGA-based Tabu Search for Detection in Large-Scale MIMO Systems . in Proceedings of 2014 IEEE Workshop on Signal Processing Systems (SiPS) . Institute of Electrical and Electronics Engineers (IEEE) , pp. 1-6 , 2014 IEEE Workshop on Signal Processing Systems, SiPS 2014 , Belfast , United Kingdom , 20-22 October . DOI: 10.1109/SiPS.2014.6986073 |
Tipo |
contributionToPeriodical |