On the performance of LDPC and turbo decoder architectures with unreliable memories
Data(s) |
24/04/2015
|
---|---|
Resumo |
<p>In this paper, we investigate the impact of faulty memory bit-cells on the performance of LDPC and Turbo channel decoders based on realistic memory failure models. Our study investigates the inherent error resilience of such codes to potential memory faults affecting the decoding process. We develop two mitigation mechanisms that reduce the impact of memory faults rather than correcting every single error. We show how protection of only few bit-cells is sufficient to deal with high defect rates. In addition, we show how the use of repair-iterations specifically helps mitigating the impact of faults that occur inside the decoder itself.</p> |
Identificador |
http://dx.doi.org/10.1109/ACSSC.2014.7094504 http://www.scopus.com/inward/record.url?scp=84940546172&partnerID=8YFLogxK |
Idioma(s) |
eng |
Publicador |
IEEE Computer Society |
Direitos |
info:eu-repo/semantics/restrictedAccess |
Fonte |
Andrade , J , Vosoughi , A , Wang , G , Karakonstantis , G , Burg , A , Falcao , G , Silva , V & Cavallaro , J R 2015 , On the performance of LDPC and turbo decoder architectures with unreliable memories . in Conference Record - Asilomar Conference on Signals, Systems and Computers . , 7094504 , IEEE Computer Society , pp. 542-547 , 48th Asilomar Conference on Signals, Systems and Computers , Pacific Grove , United States , 2-5 November . DOI: 10.1109/ACSSC.2014.7094504 |
Palavras-Chave | #/dk/atira/pure/subjectarea/asjc/1700/1705 #Computer Networks and Communications #/dk/atira/pure/subjectarea/asjc/1700/1711 #Signal Processing |
Tipo |
contributionToPeriodical |