Cost-Efficient Decimal Adder Design in Quantum-dot Cellular Automata


Autoria(s): Liu, Weiqiang; Lu, Liang; O'Neill, Maire; Swartzlander, E.E.
Data(s)

01/05/2012

Resumo

Applications that cannot tolerate the loss of accuracy that results from binary arithmetic demand hardware decimal arithmetic designs. Binary arithmetic in Quantum-dot cellular automata (QCA) technology has been extensively investigated in recent years. However, only limited attention has been paid to QCA decimal arithmetic. In this paper, two cost-efficient binary-coded decimal (BCD) adders are presented. One is based on the carry flow adder (CFA) using a conventional correction method. The other uses the carry look ahead (CLA) algorithm which is the first QCA CLA decimal adder proposed to date. Compared with previous designs, both decimal adders achieve better performance in terms of latency and overall cost. The proposed CFA-based BCD adder has the smallest area with the least number of cells. The proposed CLA-based BCD adder is the fastest with an increase in speed of over 60% when compared with the previous fastest decimal QCA adder. It also has the lowest overall cost with a reduction of over 90% when compared with the previous most cost-efficient design.

Identificador

http://pure.qub.ac.uk/portal/en/publications/costefficient-decimal-adder-design-in-quantumdot-cellular-automata(85f9a3e7-0cf4-46bf-a302-10cd9d668040).html

http://dx.doi.org/10.1109/ISCAS.2012.6271491

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Liu , W , Lu , L , O'Neill , M & Swartzlander , E E 2012 , Cost-Efficient Decimal Adder Design in Quantum-dot Cellular Automata . in 2012 IEEE International Symposium on Circuits and Systems (ISCAS) . pp. 1347-1350 , IEEE International Symposium on Circuits and Systems , Seoul , Korea, Republic of , 1-1 May . DOI: 10.1109/ISCAS.2012.6271491

Tipo

contributionToPeriodical