A high performance IIR digital filter chip
Data(s) |
1990
|
---|---|
Resumo |
The design of a high-performance IIR (infinite impulse response) digital filter is described. The chip architecture operates on 11-b parallel, two's complement input data with a 12-b parallel two's complement coefficient to produce a 14-b two's complement output. The chip is implemented in 1.5-µm, double-layer-metal CMOS technology, consumes 0.5 W, and can operate up to 15 Msample/s. The main component of the system is a fine-grained systolic array that internally is based on a signed binary number representation (SBNR). Issues addressed include testing, clock distribution, and circuitry for conversion between two's complement and SBNR. |
Identificador | |
Idioma(s) |
eng |
Publicador |
Ashgate Publishing |
Direitos |
info:eu-repo/semantics/restrictedAccess |
Fonte |
Woods , R F , McCanny , J V , Knowles , S C & McNally , O C 1990 , A high performance IIR digital filter chip . in Proceedings - IEEE International Symposium on Circuits and Systems . vol. 2 , Ashgate Publishing , NEW YORK , pp. 1410-1413 , 1990 INTERNATIONAL SYMP ON CIRCUITS AND SYSTEMS ( ISCAS 90 ) , NEW ORLEANS , United States , 1-3 May . |
Tipo |
contributionToPeriodical |