Very high speed 17 Gbps SHACAL encryption architecture


Autoria(s): McLoone, M.; McCanny, J.V.
Data(s)

01/01/2003

Resumo

Very high speed and low area hardware architectures of the SHACAL-1 encryption algorithm are presented in this paper. The SHACAL algorithm was a submission to the New European Schemes for Signatures, Integrity and Encryption (NESSIE) project and it is based on the SHA-1 hash algorithm. To date, there have been no performance metrics published on hardware implementations of this algorithm. A fully pipelined SHACAL-1 encryption architecture is described in this paper and when implemented on a Virtex-II X2V4000 FPGA device, it runs at a throughput of 17 Gbps. A fully pipelined decryption architecture achieves a speed of 13 Gbps when implemented on the same device. In addition, iterative architectures of the algorithm are presented. The SHACAL-1 decryption algorithm is derived and also presented in this paper, since it was not provided in the submission to NESSIE. © Springer-Verlag Berlin Heidelberg 2003.

Identificador

http://pure.qub.ac.uk/portal/en/publications/very-high-speed-17-gbps-shacal-encryption-architecture(356918f3-3c3c-4baf-b53f-81559d150838).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-24744439964&md5=3aa0063c56c55056d596eee8289be8ee

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

McLoone , M & McCanny , J V 2003 , ' Very high speed 17 Gbps SHACAL encryption architecture ' pp. 111-120 .

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/1300 #Biochemistry, Genetics and Molecular Biology(all) #/dk/atira/pure/subjectarea/asjc/1700 #Computer Science(all) #/dk/atira/pure/subjectarea/asjc/2600/2614 #Theoretical Computer Science
Tipo

conferenceObject