Synthesisable FFT cores
Contribuinte(s) |
Ibrahim, MK Pirsch, P McCanny, J |
---|---|
Data(s) |
1997
|
Resumo |
<p>Methods are presented for developing synthesisable FFT cores. These are based on a modular approach in which parameterisable blocks are cascaded to implement the computations required across a range of typical FFT signal flow graphs. The underlying architectural approach combines the use of a digital serial data organisation with generic commutator blocks to produce systems that offer 100% processor utilisation with storage requirements less than previous designs. The approach has been used to create generators for the automated synthesis of FFT cores that are portable across a broad range of silicon technologies. Resulting chip designs are competitive with manual methods but with significant reductions in design times.</p> |
Identificador | |
Idioma(s) |
eng |
Publicador |
Ashgate Publishing |
Direitos |
info:eu-repo/semantics/restrictedAccess |
Fonte |
Ding , T J , McCanny , J V & Hu , Y 1997 , Synthesisable FFT cores . in M K Ibrahim , P Pirsch & J McCanny (eds) , SIPS 97 - 1997 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION . Ashgate Publishing , NEW YORK , pp. 351-363 , 1997 IEEE Workshop on Signal Processing Systems (SiPS 97) - Design and Implementation , LEICESTER , United Kingdom , 3-5 November . |
Tipo |
contributionToPeriodical |